电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT82V3288BCG

产品描述Telecom Circuit, 1-Func, CMOS, PBGA208, GREEN, PLASTIC, CABGA-208
产品类别无线/射频/通信    电信电路   
文件大小1MB,共170页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

IDT82V3288BCG概述

Telecom Circuit, 1-Func, CMOS, PBGA208, GREEN, PLASTIC, CABGA-208

IDT82V3288BCG规格参数

参数名称属性值
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码BGA
包装说明GREEN, PLASTIC, CABGA-208
针数208
Reach Compliance Codeunknown
JESD-30 代码S-PBGA-B208
JESD-609代码e1
长度17 mm
湿度敏感等级3
功能数量1
端子数量208
最高工作温度85 °C
最低工作温度-40 °C
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装形状SQUARE
封装形式GRID ARRAY, LOW PROFILE
认证状态Not Qualified
座面最大高度1.54 mm
标称供电电压3.3 V
表面贴装YES
技术CMOS
电信集成电路类型TELECOM CIRCUIT
温度等级INDUSTRIAL
端子面层Tin/Silver/Copper (Sn/Ag/Cu)
端子形式BALL
端子节距1 mm
端子位置BOTTOM
宽度17 mm

IDT82V3288BCG文档预览

WAN PLL
IDT82V3288
Version 2
June 22, 2006
6024 Silver Creek Valley Road, San Jose, CA 95138
Telephone: (800) 345-7015 • TWX: 910-338-2070 • FAX: (408) 284-2775
Printed in U.S.A.
© 2006 Integrated Device Technology, Inc.
DISCLAIMER
Integrated Device Technology, Inc. reserves the right to make changes to its products or specifications at any time, without notice, in order to improve design or performance and to supply the best pos-
sible product. IDT does not assume any responsibility for use of any circuitry described other than the circuitry embodied in an IDT product. The Company makes no representations that circuitry
described herein is free from patent infringement or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent, patent rights or other
rights, of Integrated Device Technology, Inc.
LIFE SUPPORT POLICY
Integrated Device Technology's products are not authorized for use as critical components in life support devices or systems unless a specific written agreement pertaining to such intended use is exe-
cuted between the manufacturer and an officer of IDT.
1. Life support devices or systems are devices or systems which (a) are intended for surgical implant into the body or (b) support or sustain life and whose failure to perform, when properly used in
accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
2. A critical component is any components of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its
safety or effectiveness.
Table of Contents
FEATURES .............................................................................................................................................................................. 9
HIGHLIGHTS.................................................................................................................................................................................................... 9
MAIN FEATURES ............................................................................................................................................................................................ 9
OTHER FEATURES ......................................................................................................................................................................................... 9
APPLICATIONS....................................................................................................................................................................... 9
DESCRIPTION....................................................................................................................................................................... 10
FUNCTIONAL BLOCK DIAGRAM ........................................................................................................................................ 11
1 PIN ASSIGNMENT ........................................................................................................................................................... 12
2 PIN DESCRIPTION .......................................................................................................................................................... 13
3 FUNCTIONAL DESCRIPTION ......................................................................................................................................... 20
3.1
3.2
3.3
RESET ........................................................................................................................................................................................................... 20
MASTER CLOCK & MASTER CLOCK MONITORING ................................................................................................................................ 20
INPUT CLOCKS & FRAME SYNC SIGNALS ............................................................................................................................................... 21
3.3.1 Input Clocks .................................................................................................................................................................................... 21
3.3.2 Frame SYNC Input Signals ............................................................................................................................................................ 21
3.4 INPUT CLOCK PRE-DIVIDER ...................................................................................................................................................................... 22
3.5 INPUT CLOCK QUALITY MONITORING ..................................................................................................................................................... 24
3.5.1 LOS Monitoring .............................................................................................................................................................................. 24
3.5.2 Activity Monitoring ......................................................................................................................................................................... 24
3.5.3 Frequency Monitoring ................................................................................................................................................................... 25
3.6 T0 / T4 DPLL INPUT CLOCK SELECTION .................................................................................................................................................. 26
3.6.1 External Fast Selection (T0 only) .................................................................................................................................................. 26
3.6.2 Forced Selection ............................................................................................................................................................................ 27
3.6.3 Automatic Selection ....................................................................................................................................................................... 27
3.7 SELECTED INPUT CLOCK MONITORING .................................................................................................................................................. 28
3.7.1 T0 / T4 DPLL Locking Detection ................................................................................................................................................... 28
3.7.1.1 Fast Loss .......................................................................................................................................................................... 28
3.7.1.2 Coarse Phase Loss .......................................................................................................................................................... 28
3.7.1.3 Fine Phase Loss ............................................................................................................................................................... 28
3.7.1.4 Hard Limit Exceeding ....................................................................................................................................................... 28
3.7.2 Locking Status ............................................................................................................................................................................... 28
3.7.3 Phase Lock Alarm (T0 only) .......................................................................................................................................................... 29
3.8 SELECTED INPUT CLOCK SWITCH ........................................................................................................................................................... 30
3.8.1 Input Clock Validity ........................................................................................................................................................................ 30
3.8.2 Selected Input Clock Switch ......................................................................................................................................................... 30
3.8.2.1 Revertive Switch ............................................................................................................................................................... 30
3.8.2.2 Non-Revertive Switch (T0 only) ........................................................................................................................................ 31
3.8.3 Selected / Qualified Input Clocks Indication ................................................................................................................................ 31
3.9 SELECTED INPUT CLOCK STATUS VS. DPLL OPERATING MODE ....................................................................................................... 32
3.9.1 T0 Selected Input Clock vs. DPLL Operating Mode .................................................................................................................... 32
3.9.2 T4 Selected Input Clock vs. DPLL Operating Mode .................................................................................................................... 34
3.10 T0 / T4 DPLL OPERATING MODE ............................................................................................................................................................... 35
3.10.1 T0 DPLL Operating Mode .............................................................................................................................................................. 35
3.10.1.1 Free-Run Mode ................................................................................................................................................................ 35
3.10.1.2 Pre-Locked Mode ............................................................................................................................................................. 35
3.10.1.3 Locked Mode .................................................................................................................................................................... 35
Table of Contents
3
June 22, 2006
IDT82V3288
WAN PLL
3.11
3.12
3.13
3.14
3.15
3.16
3.17
4.1
4.2
5.1
5.2
5.3
5.4
5.5
3.10.1.3.1 Temp-Holdover Mode .................................................................................................................................... 35
3.10.1.4 Lost-Phase Mode ............................................................................................................................................................. 35
3.10.1.5 Holdover Mode ................................................................................................................................................................. 35
3.10.1.5.1 Automatic Instantaneous ............................................................................................................................... 36
3.10.1.5.2 Automatic Slow Averaged ............................................................................................................................. 36
3.10.1.5.3 Automatic Fast Averaged .............................................................................................................................. 36
3.10.1.5.4 Manual ........................................................................................................................................................... 36
3.10.1.5.5 Holdover Frequency Offset Read .................................................................................................................. 36
3.10.1.6 Pre-Locked2 Mode ........................................................................................................................................................... 36
3.10.2 T4 DPLL Operating Mode .............................................................................................................................................................. 36
3.10.2.1 Free-Run Mode ................................................................................................................................................................ 36
3.10.2.2 Locked Mode .................................................................................................................................................................... 36
3.10.2.3 Holdover Mode ................................................................................................................................................................. 36
T0 / T4 DPLL OUTPUT ................................................................................................................................................................................. 38
3.11.1 PFD Output Limit ............................................................................................................................................................................ 38
3.11.2 Frequency Offset Limit .................................................................................................................................................................. 38
3.11.3 PBO (T0 only) ................................................................................................................................................................................. 38
3.11.4 Phase Offset Selection (T0 only) .................................................................................................................................................. 38
3.11.5 Four Paths of T0 / T4 DPLL Outputs ............................................................................................................................................. 38
3.11.5.1 T0 Path ............................................................................................................................................................................. 38
3.11.5.2 T4 Path ............................................................................................................................................................................. 39
T0 / T4 APLL ................................................................................................................................................................................................. 40
OUTPUT CLOCKS & FRAME SYNC SIGNALS ........................................................................................................................................... 40
3.13.1 Output Clocks ................................................................................................................................................................................. 40
3.13.2 Frame SYNC Output Signals ......................................................................................................................................................... 43
MASTER / SLAVE CONFIGURATION ......................................................................................................................................................... 45
INTERRUPT SUMMARY ............................................................................................................................................................................... 46
T0 AND T4 SUMMARY ................................................................................................................................................................................. 46
POWER SUPPLY FILTERING TECHNIQUES ............................................................................................................................................. 47
MASTER / SLAVE APPLICATION ............................................................................................................................................................... 48
LINE CARD APPLICATION .......................................................................................................................................................................... 49
4 TYPICAL APPLICATION ................................................................................................................................................. 48
5 MICROPROCESSOR INTERFACE .................................................................................................................................. 50
EPROM MODE .............................................................................................................................................................................................. 51
MULTIPLEXED MODE .................................................................................................................................................................................. 52
INTEL MODE ................................................................................................................................................................................................. 54
MOTOROLA MODE ...................................................................................................................................................................................... 56
SERIAL MODE .............................................................................................................................................................................................. 58
6 JTAG ................................................................................................................................................................................ 60
7 PROGRAMMING INFORMATION .................................................................................................................................... 61
7.1
7.2
REGISTER MAP ............................................................................................................................................................................................ 61
REGISTER DESCRIPTION ........................................................................................................................................................................... 67
7.2.1 Global Control Registers ............................................................................................................................................................... 67
7.2.2 Interrupt Registers ......................................................................................................................................................................... 76
7.2.3 Input Clock Frequency & Priority Configuration Registers ....................................................................................................... 81
7.2.4 Input Clock Quality Monitoring Configuration & Status Registers ......................................................................................... 104
7.2.5 T0 / T4 DPLL Input Clock Selection Registers ........................................................................................................................... 118
7.2.6 T0 / T4 DPLL State Machine Control Registers ......................................................................................................................... 122
7.2.7 T0 / T4 DPLL & APLL Configuration Registers .......................................................................................................................... 124
7.2.8 Output Configuration Registers .................................................................................................................................................. 138
7.2.9 PBO & Phase Offset Control Registers ...................................................................................................................................... 148
7.2.10 Synchronization Configuration Registers ................................................................................................................................. 150
8 THERMAL MANAGEMENT ........................................................................................................................................... 152
Table of Contents
4
June 22, 2006
IDT82V3288
WAN PLL
9 ELECTRICAL SPECIFICATIONS .................................................................................................................................. 153
9.1
9.2
9.3
8.1
8.2
8.3
JUNCTION TEMPERATURE ...................................................................................................................................................................... 152
EXAMPLE OF JUNCTION TEMPERATURE CALCULATION ................................................................................................................... 152
HEATSINK EVALUATION .......................................................................................................................................................................... 152
9.4
9.5
9.6
9.7
ABSOLUTE MAXIMUM RATING ................................................................................................................................................................ 153
RECOMMENDED OPERATION CONDITIONS .......................................................................................................................................... 153
I/O SPECIFICATIONS ................................................................................................................................................................................. 154
9.3.1 AMI Input / Output Port ................................................................................................................................................................ 154
9.3.1.1 Structure ......................................................................................................................................................................... 154
9.3.1.2 I/O Level ......................................................................................................................................................................... 154
9.3.1.3 Over-Voltage Protection ................................................................................................................................................. 156
9.3.2 CMOS Input / Output Port ............................................................................................................................................................ 156
9.3.3 PECL / LVDS Input / Output Port ................................................................................................................................................ 157
9.3.3.1 PECL Input / Output Port ................................................................................................................................................ 157
9.3.3.2 LVDS Input / Output Port ................................................................................................................................................ 159
JITTER & WANDER PERFORMANCE ....................................................................................................................................................... 160
OUTPUT WANDER GENERATION ............................................................................................................................................................ 163
INPUT / OUTPUT CLOCK TIMING ............................................................................................................................................................. 164
OUTPUT CLOCK TIMING ........................................................................................................................................................................... 165
ORDERING INFORMATION .......................................................................................................................................... 170
Table of Contents
5
June 22, 2006
基于MSP430的频率计(1Hz-33MHz)
192882 ...
snoweaglemcu 微控制器 MCU
PCB制版中电容的选择技巧
PCB制版中电容的选择技巧星期日, 11/14/2010 - 14:54 — samqiu 印制板中有接触器、继电器、按钮等元件时.操作它们时均会产生较大火花放电,必须采用RC吸收电路来吸收放电电流。一般R取1 ......
安_然 能源基础设施
200W开关电源的功率级设计总结
50602...
czf0408 电源技术
放大器的计算
这个电路如何理解,Uout如何计算? ...
guan5232 ADI 工业技术
Helper2416-15——裸机第七弹——ARM工作模式 & PSR简介 & 堆栈初始化
裸机第七弹——ARM工作模式 & PSR简介 & 堆栈初始化 参与Helper2416开发板助学计划心得 简述ARM9的七种工作模式 160118 1:用户模式(usr):ARM处理器正常的程序执行状态。2:系统模式 ......
yuanlai2010 嵌入式系统
LM3S3739 SSI初始化调用库设置硬件仿真是进入FaultISR?
LM3S3739 SSI初始化调用外设库设置IO为SSI方式,则进入FaultISR?软件仿真没问题! 1. // PA2 SSI0CLK(SSCK)GPIOPinTypeSSI(GPIO_PORTA_BASE, GPIO_PIN_2); // PA4 SSI0RX(MISO)GPIOPinTypeS ......
yuchenglin 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 136  2465  2191  2630  2660  3  50  45  53  54 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved