FemtoClock
®
NG Octal Universal
Frequency Translator
8T49N281
Datasheet
Description
The 8T49N281 has a fractional-feedback PLL that can be used as a
jitter attenuator or frequency translator. It is equipped with six integer
and two fractional output dividers, allowing the generation of up to 8
different output frequencies, ranging from 8kHz to 1GHz. Three of
these frequencies are completely independent of each other and the
inputs. The other five are related frequencies. The eight outputs may
select among LVPECL, LVDS or LVCMOS output levels.
This functionality makes it ideal to be used in any frequency
translation application, including 1G, 10G, 40G and 100G
Synchronous Ethernet, OTN, and SONET/SDH, including ITU-T
G.709 (2009) FEC rates. The device may also behave as a frequency
synthesizer.
The 8T49N281 accepts up to two differential or single-ended input
clocks and a crystal input. The PLL can lock to either input clock, but
both input clocks must be related in frequency.
The device supports hitless reference switching between input
clocks. The device monitors both input clocks for Loss of Signal
(LOS). It generates an alarm when an input clock failure is detected.
Automatic and manual hitless reference switching options are
supported. LOS behavior can be set to support gapped or un-gapped
clocks.
The 8T49N281 supports holdover with an initial accuracy of ±50ppB
from the point where the loss of all applicable input reference(s) has
been detected. It maintains a historical average operating point that
may be returned to in holdover at a limited phase slope.
The device places no constraints on input to output frequency
conversion, supporting all FEC rates, including the new revision of
ITU-T Recommendation G.709 (2009), most with 0ppm conversion
error.
The PLL has a register-selectable loop bandwidth from 0.5Hz to
512Hz.
Each output supports individual phase delay settings to allow
output-output alignment.
The device supports Output Enable inputs and Lock, Holdover and
LOS status outputs.
The device is programmable through an I
2
C interface. It also supports
I
2
C master capability to allow the register configuration to be read
from an external EEPROM.
Features
•
•
Supports SDH/SONET and Synchronous Ethernet clocks
including all FEC rate conversions
Two differential outputs meet jitter limits for 100G Ethernet and
STM-256/OC-768
•
•
•
•
•
<0.3ps RMS (including spurs): 12kHz to 20MHz
All outputs <0.5ps RMS (including spurs) 12kHz to 20MHz
Operating modes: locked to input signal, holdover and free-run
Initial holdover accuracy of ±50ppb
Accepts two LVPECL, LVDS, LVHSTL, HCSL or LVCMOS
input clocks
•
•
•
•
•
•
Accepts frequencies ranging from 8kHz up to 875MHz
Auto and manual input clock selection with hitless switching
Clock input monitoring, including support for gapped clocks
Phase-Slope Limiting and Fully Hitless Switching options to
control output phase transients
Operates from a 10MHz to 40MHz fundamental-mode crystal
Generates eight LVPECL /LVDS or sixteen LVCMOS output
clocks
•
•
•
•
•
•
•
Output frequencies ranging from 8kHz up to 1.0GHz (diff)
Output frequencies ranging from 8kHz to 250MHz (LVCMOS)
Four General Purpose I/O pins with optional support for status &
control:
Four Output Enable control inputs may be mapped to any of the
eight outputs
Lock, Holdover & Loss-of-Signal status outputs
Open-drain Interrupt pin
Programmable PLL bandwidth settings:
•
•
•
•
•
•
0.5Hz, 1Hz, 2Hz, 4Hz, 8Hz, 16Hz, 32Hz, 64Hz, 128Hz, 256Hz
or 512Hz
Optional Fast Lock function
Programmable output phase delays in steps as small as 16ps
Register programmable through I
2
C or via external I
2
C EEPROM
Bypass clock paths for system tests
Power supply modes
V
CC
/ V
CCA
/ V
CCO
3.3V / 3.3V / 3.3V
3.3V / 3.3V / 2.5V
3.3V / 3.3V / 1.8V (LVCMOS)
2.5V / 2.5V / 3.3V
2.5V / 2.5V / 2.5V
2.5V / 2.5V / 1.8V (LVCMOS)
Power down modes support consumption as low as 1.5W (see
Power Dissipation and Thermal Considerations
for details)
-40°C to 85°C ambient operating temperature
Package: 56QFN, lead-free RoHs (6)
Typical Applications
•
•
•
•
•
OTN or SONET / SDH equipment Line cards (up to OC-192, and
supporting FEC ratios)
OTN de-mapping (Gapped Clock and DCO mode)
Gigabit and Terabit IP switches / routers including support of
Synchronous Ethernet
Wireless base station baseband
Data communications
•
•
•
©2019 Integrated Device Technology, Inc.
1
January 17, 2019
8T49N281 Datasheet
8T49N281 Block Diagram
XTAL
OSC
Clk0
Clk1
P0
P1
Input Clock
Monitoring,
Priority,
&
Selection
Fractional
Feedback
APLL
Lock
Holdover
IntN Output
Divider
IntN Output
Divider
FracN Output
Divider
FracN Output
Divider
Q0
Q1
Q2
Q3
IntN
nRST
Q4
Q5
Q6
Q7
Reset
Logic
I
2
C Master
LOS
Status Registers
Control Registers
4
IntN
GPIO
Logic
IntN
IntN
GPIO
nINT PLL_BYP
OTP
I
2
C Slave
SCLK
SDATA
Serial EEPROM
SA0
Figure 1. 8T49N281 Functional Block Diagram
©2019 Integrated Device Technology, Inc.
2
January 17, 2019
8T49N281 Datasheet
Pin Assignment
GPIO[2]
V
CC04
Q4
nQ4
V
CC05
V
CC07
Q7
nQ7
GPIO[3]
Q5
nQ5
V
CC06
Q6
nQ6
nQ1
Q1
V
CCO1
nRST
nQ0
Q0
V
CCO0
nINT
V
CCA
CAP_REF
CAP
PLL_BYP
V
CCA
V
CCA
42 41 40 39 38 37 36 35 34 33 32 31 30 29
28
43
44
27
45
46
47
48
49
50
51
52
53
54
55
56
26
25
24
23
22
21
20
19
18
17
16
15
1 2 3 4 5 6 7 8 9 10 11 12 13 14
OSCI
OSCO
S_A0
V
EE
CLK0
nCLK0
CLK1
nCLK1
V
CC
SDATA
SCLK
V
CCA
nQ2
Q2
V
CC02
GPIO[0]
nQ3
Q3
V
CCO3
GPIO[1]
V
CCA
RESERVED
RESERVED
V
CC
V
CCA
V
CCA
8T49N281
56-LEAD VFQFN
8mm x 8mm x 0.90mm Package Body
6.6mm x 6.6mm EPad Size
NLG Suffix
Top View
Figure 2. Pinout Drawing
©2019 Integrated Device Technology, Inc.
V
CCA
V
CCA
3
January 17, 2019
8T49N281 Datasheet
Pin Description and Pin Characteristic Tables
Table 1. Pin Descriptions
Number
3
4
5
12
13
7
8
9
10
48, 47
44, 43
27, 28
23, 24
40, 39
37, 36
34, 33
31, 30
46
Name
OSCI
OSCO
S_A0
SDATA
SCLK
CLK0
nCLK0
CLK1
nCLK1
Q0, nQ0
Q1, nQ1
Q2, nQ2
Q3, nQ3
Q4, nQ4
Q5, nQ5
Q6, nQ6
Q7, nQ7
nRST
I
O
I
I/O
I/O
I
I
I
I
O
O
O
O
O
O
O
O
I
Pulldown
Pullup
Pullup
Pulldown
Pullup /
Pulldown
Pulldown
Pullup /
Pulldown
Universal
Universal
Universal
Universal
Universal
Universal
Universal
Universal
Pullup
Open-drain
with pullup
Pullup
Pulldown
Type
Description
Crystal Input. Accepts a 10MHz-40MHz reference from a clock oscillator or a
12pF fundamental mode, parallel-resonant crystal. For proper device
functionality, a crystal or external oscillator must be connected to this pin.
Crystal Output. This pin must be connected to a crystal. If an oscillator is
connected to OSCI, then this pin must be left unconnected.
I
2
C lower address bit A0.
I
2
C interface bi-directional Data.
I
2
C interface bi-directional Clock.
Non-inverting differential clock input.
Inverting differential clock input. V
CC
/2 when left floating (set by the internal
pullup and pulldown resistors.)
Non-inverting differential clock input.
Inverting differential clock input. V
CC
/2 when left floating (set by the internal
pullup and pulldown resistors.)
Output Clock 0. Please refer to the
Output Drivers
for more details.
Output Clock 1. Please refer to the
Output Drivers
for more details.
Output Clock 2. Please refer to the
Output Drivers
for more details.
Output Clock 3. Please refer to the
Output Drivers
for more details.
Output Clock 4. Please refer to the
Output Drivers
for more details.
Output Clock 5. Please refer to the
Output Drivers
for more details.
Output Clock 6. Please refer to the
Output Drivers
for more details.
Output Clock 7. Please refer to the
Output Drivers
for more details.
Master Reset input. LVTTL / LVCMOS interface levels.
0 = All registers and state machines are reset to their default values
1 = Device runs normally
Interrupt output.
General-purpose input-outputs. LVTTL / LVCMOS Input levels Open-drain
output. Pulled-up with 5.1k resistor to V
CC.
Bypass Selection. Allow input references to bypass the PLL.
LVTTL / LVCMOS interface levels.
Negative supply voltage. All V
EE
pins and ePad must be connected before
any positive supply voltage is applied.
Core and digital functions supply voltage.
Core and digital functions supply voltage.
Analog functions supply voltage for core analog functions.
Analog functions supply voltage for analog functions associated with PLL.
High-speed output supply voltage for output pair Q0, nQ0.
High-speed output supply voltage for output pair Q1, nQ1.
High-speed output supply voltage for output pair Q2, nQ2.
High-speed output supply voltage for output pair Q3, nQ3.
High-speed output supply voltage for output pair Q4, nQ4.
50
29, 42, 21, 25
54
6, ePad
11
17
2, 14, 15, 16, 20
1, 51, 55, 56
49
45
26
22
41
nINT
GPIO[3:0]
PLL_BYP
V
EE
V
CC
V
CC
V
CCA
V
CCA
V
CCO0
V
CCO1
V
CCO2
V
CCO3
V
CCO4
O
I/O
I
Power
Power
Power
Power
Power
Power
Power
Power
Power
Power
©2019 Integrated Device Technology, Inc.
4
January 17, 2019
8T49N281 Datasheet
Table 1. Pin Descriptions (Continued)
Number
38
35
32
53
52
18,
19
Name
V
CCO5
V
CCO6
V
CCO7
CAP,
CAP_REF
RESERVED
Power
Power
Power
Analog
Reserved
Type
Description
High-speed output supply voltage for output pair Q5, nQ5.
High-speed output supply voltage for output pair Q6, nQ6.
High-speed output supply voltage for output pair Q7, nQ7.
PLL External Capacitance. A 0.1µF capacitance value across these pins is
recommended.
Reserved pins.
NOTE:
Pullup
and
Pulldown
refer to internal input resistors. See
Table 2,
Pin Characteristics,
for typical values.
Table 2. Pin Characteristics,
V
CC
= V
CCOX
= 3.3V±5% or 2.5V±5%
Symbol
C
IN
Parameter
Input Capacitance;
NOTE 1
Internal
Pullup
Resistor
nRST,
SDATA, SCLK
nINT
GPIO[3:0]
LVCMOS
Q[0:1], Q[4:7]
LVCMOS Q[2:3]
LVCMOS
Q[0:1], Q[4:7]
Power
Dissipation
Capacitance
(per output
pair)
LVCMOS Q[2:3]
LVCMOS
Q[0:1], Q[4:7]
LVCMOS Q[2:3]
LVDS or
LVPECL Q[0:1],
Q[4:7]
LVDS or
LVPECL Q[2:3]
Output
Impedance
GPIO [3:0]
LVCMOS
Q[0:7], nQ[0:7]
Test Conditions
Minimum
Typical
3.5
51
50
5.1
51
V
CCOX
= 3.465V
V
CCOX
= 3.465V
V
CCOX
= 2.625V
V
CCOX
= 2.625V
V
CCOX
= 1.89V
V
CCOX
= 1.89V
V
CCOx
= 3.465V or 2.625V
V
CCOx
= 3.465V or 2.625V
Output HIGH
Output LOW
14.5
18.5
13
17.5
12.5
17
2
4.5
5.1
25
20
Maximum
Units
pF
k
k
k
k
pF
pF
pF
pF
pF
pF
pF
pF
k
R
PULLUP
R
PULLDOWN
Internal Pulldown Resistor
C
PD
R
OUT
NOTE: V
CCOX
denotes: V
CCO0,
V
CCO1,
V
CCO2,
V
CCO3,
V
CCO4,
V
CCO5,
V
CCO6,
V
CCO7.
NOTE 1: This specification does not apply to OSCI and OSCO pins.
©2019 Integrated Device Technology, Inc.
5
January 17, 2019