电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

TSXPC860SRMZPU66C1

产品描述RISC Microprocessor, 32-Bit, 66MHz, CMOS, PBGA357, PLASTIC, BGA-357
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小2MB,共90页
制造商Atmel (Microchip)
下载文档 详细参数 全文预览

TSXPC860SRMZPU66C1概述

RISC Microprocessor, 32-Bit, 66MHz, CMOS, PBGA357, PLASTIC, BGA-357

TSXPC860SRMZPU66C1规格参数

参数名称属性值
厂商名称Atmel (Microchip)
零件包装代码BGA
包装说明BGA,
针数357
Reach Compliance Codeunknown
ECCN代码3A001.A.2.C
地址总线宽度32
位大小32
边界扫描YES
最大时钟频率66 MHz
外部数据总线宽度32
格式FIXED POINT
集成缓存YES
JESD-30 代码S-PBGA-B357
长度25 mm
低功率模式YES
端子数量357
最高工作温度125 °C
最低工作温度-55 °C
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装形状SQUARE
封装形式GRID ARRAY
认证状态Not Qualified
座面最大高度2.05 mm
速度66 MHz
最大供电电压3.465 V
最小供电电压3.135 V
标称供电电压3.3 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子形式BALL
端子节距1.27 mm
端子位置BOTTOM
宽度25 mm
uPs/uCs/外围集成电路类型MICROPROCESSOR, RISC

文档预览

下载PDF文档
Features
PowerPC
®
Single Issue Integer Core
Precise Exception Model
Extensive System Development Support
– On-chip Watchpoints and Breakpoints
– Program Flow Tracking
– On-chip Emulation (Once) Development Interface
High Performance (Dhrystone 2.1: 52 MIPS at 50 MHz, 3.3V, 1.3 Watts Total Power)
Low Power (< 241 mW at 25 MHz, 2.4V Internal, 3.3V I/O-core, Caches, MMUs, I/O)
MPC8XX PowerPC System Interface, Including a Periodic Interrupt Timer, a Bus
Monitor, and Real-time Clocks
Single Issue, 32-bit Version of the Embedded PowerPC Core (Fully Compatible with
Book 1 of the PowerPC Architecture Definition) with 32 x 32-bit Fixed Point Registers
– Embedded PowerPC Performs Branch Folding, Branch Prediction with
Conditional Prefetch, without Conditional Execution
– 4-Kbyte Data Cache and 4-Kbyte Instruction Cache, Each with an MMU
– Instruction and Data Caches are Two-way, Set Associative, Physical Address,
4 Word Line Burst, Least Recently Used (LRU) Replacement, Lockable On-line
Granularity
– MMUs with 32 Entry TLB, Fully Associative Instruction and Data TLBs
– MMUs Support Multiple Page Sizes of 4 KB, 16 KB, 256 KB, 512 KB and 8 MB;
16 Virtual Address Spaces and 8 Protection Groups
– Advanced On-chip Emulation Debug Mode
Up to 32-bit Data Bus (Dynamic Bus Sizing for 8- and 16-bit)
32 Address Lines
Fully Static Design
V
CC
= +3.3V ± 5%
f
max
= 66 MHz (80 MHz (TBC))
Military Temperature Range: -55°C < T
C
< +125°C
P
D
= 0.75 W Typical at 66 MHz
32-bit Quad
Integrated
Power QUICC™
Communication
Controller
TSPC860
Description
The TSPC860 PowerPC QUad Integrated Communication Controller (Power
QUICC
) is a versatile one-chip integrated microprocessor and peripheral combina-
tion that can be used in a variety of controller applications. It particularly excels in
communications and networking systems. The Power QUICC (pronounced “quick”)
can be described as a PowerPC-based derivative of the TS68EN360 (QUICC
).
The CPU on the TSPC860 is a 32-bit PowerPC implementation that incorporates
memory management units (MMUs) and instruction and data caches. The communi-
cations processor module (CPM) of the TS68EN360 QUICC has been enhanced with
the addition of a Two-wire Interface (TWI) compatible with protocols such as I
2
C. Mod-
erate to high digital signal processing (DSP) functionality has been added to the CPM.
The memory controller has been enhanced, enabling the TSPC860 to support any
type of memory, including high performance memories and newer dynamic random
access memories (DRAMs). Overall system functionality is completed with the addi-
tion of a PCMCIA socket controller supporting up to two sockets and a real-time clock.
PBGA 357
ZP suffix
Rev. 2129A–HIREL–08/02
1

热门活动更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1107  2571  621  1817  108  23  52  13  37  3 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved