电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT74SSTVN16859CPA

产品描述D Flip-Flop, SSTV Series, 1-Func, Positive Edge Triggered, 13-Bit, True Output, PDSO64, TSSOP-64
产品类别逻辑    逻辑   
文件大小75KB,共7页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 选型对比 全文预览

IDT74SSTVN16859CPA概述

D Flip-Flop, SSTV Series, 1-Func, Positive Edge Triggered, 13-Bit, True Output, PDSO64, TSSOP-64

IDT74SSTVN16859CPA规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码TSSOP
包装说明TSSOP-64
针数64
Reach Compliance Codecompliant
系列SSTV
JESD-30 代码R-PDSO-G64
JESD-609代码e0
长度17 mm
逻辑集成电路类型D FLIP-FLOP
湿度敏感等级1
位数13
功能数量1
端子数量64
最高工作温度70 °C
最低工作温度
输出极性TRUE
封装主体材料PLASTIC/EPOXY
封装代码TSSOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度)255
传播延迟(tpd)2.4 ns
认证状态Not Qualified
座面最大高度1.1 mm
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
温度等级COMMERCIAL
端子面层Tin/Lead (Sn/Pb)
端子形式GULL WING
端子节距0.5 mm
端子位置DUAL
处于峰值回流温度下的最长时间20
触发器类型POSITIVE EDGE
宽度6.1 mm
最小 fmax220 MHz

文档预览

下载PDF文档
IDT74SSTVN16859C
13-BIT TO 26-BIT REGISTERED BUFFER WITH SSTL I/O
COMMERCIAL TEMPERATURE RANGE
13-BIT TO 26-BIT REGISTERED
IDT74SSTVN16859C
BUFFER WITH SSTL I/O
FEATURES:
1:2 registered output buffer
2.3V to 2.7V operation for PC1600, PC2100, and PC2700
2.5V to 2.7V operation for PC3200
SSTL_2 Class I style data inputs/outputs
Differential CLK input
RESET
control compatible with LVCMOS levels
Latch-up performance exceeds 100mA
ESD >2000V per MIL-STD-883, Method 3015; >200V using
machine model (C = 200pF, R = 0)
• Available in 56 pin VFQFPN and 64 pin TSSOP packages
APPLICATIONS:
The SSTVN16859C is a 13-bit to 26-bit registered buffer designed for
2.3V-2.7V V
DD
for PC1600 - PC2700 and 2.5V-2.7V V
DD
for PC3200, and
supports low standby operation. All data inputs and outputs are SSTL_2
level compatible with JEDEC standard for SSTL_2.
RESET
is an LVCMOS input since it must operate predictably during the
power-up phase.
RESET,
which can be operated independent of CLK and
CLK,
must be held in the low state during power-up in order to ensure
predictable outputs (low state) before a stable clock has been applied.
RESET,
when in the low state, will disable all input receivers, reset all
registers, and force all outputs to a low state, before a stable clock has been
applied. With inputs held low and a stable clock applied, outputs will remain
low during the Low-to-High transition of
RESET.
DESCRIPTION:
• Ideally suited for stacked DIMM DDR registered applications
• Along with CSPT857C/D, Zero Delay PLL Clock buffer, provides
complete solution for DDR1 DIMMs
FUNCTIONAL BLOCK DIAGRAM
RESET
51
CLK
CLK
48
49
V
REF
D
1
45
35
1D
C1
R
32
Q
1B
16
Q
1A
TO 12 OTHER CHANNELS
COMMERCIAL TEMPERATURE RANGE
1
c
2004 Integrated Device Technology, Inc.
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
OCTOBER 2004
DSC 6517/1

IDT74SSTVN16859CPA相似产品对比

IDT74SSTVN16859CPA
描述 D Flip-Flop, SSTV Series, 1-Func, Positive Edge Triggered, 13-Bit, True Output, PDSO64, TSSOP-64
是否无铅 含铅
是否Rohs认证 不符合
厂商名称 IDT (Integrated Device Technology)
零件包装代码 TSSOP
包装说明 TSSOP-64
针数 64
Reach Compliance Code compliant
系列 SSTV
JESD-30 代码 R-PDSO-G64
JESD-609代码 e0
长度 17 mm
逻辑集成电路类型 D FLIP-FLOP
湿度敏感等级 1
位数 13
功能数量 1
端子数量 64
最高工作温度 70 °C
输出极性 TRUE
封装主体材料 PLASTIC/EPOXY
封装代码 TSSOP
封装形状 RECTANGULAR
封装形式 SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度) 255
传播延迟(tpd) 2.4 ns
认证状态 Not Qualified
座面最大高度 1.1 mm
最大供电电压 (Vsup) 2.7 V
最小供电电压 (Vsup) 2.3 V
标称供电电压 (Vsup) 2.5 V
表面贴装 YES
温度等级 COMMERCIAL
端子面层 Tin/Lead (Sn/Pb)
端子形式 GULL WING
端子节距 0.5 mm
端子位置 DUAL
处于峰值回流温度下的最长时间 20
触发器类型 POSITIVE EDGE
宽度 6.1 mm
最小 fmax 220 MHz

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2123  2694  425  1685  2120  20  29  32  40  49 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved