电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

DS2165Q

产品描述A/MU-LAW, ADPCM CODEC, PQCC28
产品类别无线/射频/通信    电信电路   
文件大小300KB,共17页
制造商DALLAS
官网地址http://www.dalsemi.com
下载文档 详细参数 选型对比 全文预览

DS2165Q在线购买

供应商 器件名称 价格 最低购买 库存  
DS2165Q - - 点击查看 点击购买

DS2165Q概述

A/MU-LAW, ADPCM CODEC, PQCC28

DS2165Q规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称DALLAS
包装说明PLASTIC, LCC-28
Reach Compliance Codeunknow
压伸定律A/MU-LAW
滤波器NO
JESD-30 代码S-PQCC-J28
JESD-609代码e0
功能数量1
端子数量28
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
封装主体材料PLASTIC/EPOXY
封装形状SQUARE
封装形式CHIP CARRIER
认证状态Not Qualified
标称供电电压5 V
表面贴装YES
技术CMOS
电信集成电路类型ADPCM CODEC
温度等级COMMERCIAL
端子面层Tin/Lead (Sn/Pb)
端子形式J BEND
端子位置QUAD

文档预览

下载PDF文档
DS2165Q
16/24/32kbps ADPCM Processor
www.maxim-ic.com
FEATURES
§
§
Compresses/expands 64kbps PCM voice
to/from either 32kbps, 24kbps, or 16kbps
Dual fully independent channel architecture;
device can be programmed to perform either:
-
two expansions
-
two compressions
-
one expansion and one compression
Interconnects directly to combo-codec
devices
Input to output delay is less than 375ms
Simple serial port used to configure the
device
On-board time-slot assigner-circuit (TSAC)
function allows data to be input/output at
various time slots
Supports Channel Associated Signaling
Each channel can be independently idled or
placed into bypass
Available hardware mode requires no host
processor; ideal for voice storage
applications
Single +5V supply; low-power CMOS
technology
Available in 28-pin PLCC
3V operation version is available
(DS2165QL)
PIN ASSIGNMENT (Top View)
TM1
TM0
RST
NC
VDD
YIN
CLKY
NC
A0
A1
A2
A3
A4
A5
5
6
7
8
9
10
11
12
13 14
15
16
17
18
4
3
2
1
28
27
26
25
24
23
DS2165Q
22
21
20
19
§
§
§
§
§
§
§
§
§
§
FSY
YOUT
CS
SDI
SCLK
XOUT
NC
DESCRIPTION
The DS2165Q ADPCM processor chip is a dedicated digital-signal-processing (DSP) chip that has been
optimized to perform adaptive-differential pulse-code modulation (ADPCM) speech compression at three
different rates. The chip can be programmed to compress (expand) 64kbps voice data down to (up from)
either 32kbps, 24kbps, or 16kbps. The compression to 32kbps follows the algorithm specified by CCITT
Recommendation G.721 (July 1986) and ANSI document T1.301 (April 1987). The compression to
24kbps follows ANSI document T1.303. The compression to 16kbps follows a proprietary algorithm
developed by Dallas Semiconductor. The DS2165Q can switch compression algorithms on-the-fly. This
allows the user to make maximum use of the available bandwidth on a dynamic basis.
Note:
Some revisions of this device may incorporate deviations from published specifications known as errata. Multiple
revisions of any device may be simultaneously available through various sales channels. For information about device errata,
click here:
http://www.maxim-ic.com/errata.
1 of 17
070802
SPS
MCLK
VSS
NC
XIN
CLKX
FSX
28-Pin PLCC

DS2165Q相似产品对比

DS2165Q DS2165 DS2165-DS2165Q
描述 A/MU-LAW, ADPCM CODEC, PQCC28 16/24/32kbps ADPCM Processor 16/24/32kbps ADPCM Processor
是否Rohs认证 不符合 不符合 -
厂商名称 DALLAS DALLAS -
包装说明 PLASTIC, LCC-28 DIP-24 -
Reach Compliance Code unknow unknow -
压伸定律 A/MU-LAW A/MU-LAW -
滤波器 NO NO -
JESD-30 代码 S-PQCC-J28 R-PDIP-T24 -
JESD-609代码 e0 e0 -
功能数量 1 1 -
端子数量 28 24 -
工作模式 SYNCHRONOUS SYNCHRONOUS -
最高工作温度 70 °C 70 °C -
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY -
封装形状 SQUARE RECTANGULAR -
封装形式 CHIP CARRIER IN-LINE -
认证状态 Not Qualified Not Qualified -
标称供电电压 5 V 5 V -
表面贴装 YES NO -
技术 CMOS CMOS -
电信集成电路类型 ADPCM CODEC ADPCM CODEC -
温度等级 COMMERCIAL COMMERCIAL -
端子面层 Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) -
端子形式 J BEND THROUGH-HOLE -
端子位置 QUAD DUAL -

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2035  2925  787  2192  2036  39  43  22  40  49 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved