电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72V51443L7-5BBI

产品描述PBGA-256, Tray
产品类别存储    存储   
文件大小560KB,共51页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 选型对比 全文预览

72V51443L7-5BBI在线购买

供应商 器件名称 价格 最低购买 库存  
72V51443L7-5BBI - - 点击查看 点击购买

72V51443L7-5BBI概述

PBGA-256, Tray

72V51443L7-5BBI规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码PBGA
包装说明BGA-256
针数256
制造商包装代码BB256
Reach Compliance Codenot_compliant
ECCN代码EAR99
最长访问时间4 ns
其他特性ALTERNATIVE MEMORY WIDTH:9-BIT
备用内存宽度9
最大时钟频率 (fCLK)133 MHz
周期时间7.5 ns
JESD-30 代码S-PBGA-B256
JESD-609代码e0
内存密度1179648 bit
内存集成电路类型OTHER FIFO
内存宽度18
湿度敏感等级3
功能数量1
端子数量256
字数65536 words
字数代码64000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织64KX18
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装等效代码BGA256,16X16,40
封装形状SQUARE
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)225
电源3.3 V
认证状态Not Qualified
最大待机电流0.01 A
最大压摆率0.1 mA
最大供电电压 (Vsup)3.45 V
最小供电电压 (Vsup)3.15 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn63Pb37)
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED

72V51443L7-5BBI文档预览

3.3V MULTI-QUEUE FLOW-CONTROL DEVICES
(16 QUEUES) 18 BIT WIDE CONFIGURATION
589,824 bits
1,179,648 bits
2,359,296 bits
IDT72V51433
IDT72V51443
IDT72V51453
FEATURES:
Choose from among the following memory density options:
IDT72V51433
Total Available Memory = 589,824 bits
IDT72V51443
Total Available Memory = 1,179,648 bits
IDT72V51453
Total Available Memory = 2,359,296 bits
Configurable from 1 to 16 Queues
166 MHz High speed operation (6ns cycle time)
3.7ns access time
Queues may be configured at master reset from the pool of
Total Available Memory in blocks of 512 x 18 or 1,024 x 9
Independent Read and Write access per queue
User programmable via serial port
Default multi-queue device configurations
-IDT72V51433: 2,048 x 18 x 16Q or 4,096 x 9 x 16Q
-IDT72V51443: 4,096 x 18 x 16Q or 8,192 x 9 x 16Q
-IDT72V51453: 8,192 x 18 x 16Q or 16,384 x 9 x 16Q
100% Bus Utilization, Read and Write on every clock cycle
Individual, Active queue flags (OV,
FF, PAE, PAF)
8 bit parallel flag status on both read and write ports
Shows
PAE
and
PAF
status of 8 Queues
Direct or polled operation of flag status bus
Global Bus Matching - (All Queues have same Input Bus Width
and Output Bus Width)
User Selectable Bus Matching Options:
- x18in to x18out
- x9in to x18out
- x18in to x9out
- x9in to x9out
FWFT mode of operation on read port
Partial Reset, clears data in single Queue
Expansion of up to 8 multi-queue devices in parallel is available
JTAG Functionality (Boundary Scan)
Available in a 256-pin PBGA, 1mm pitch, 17mm x 17mm
HIGH Performance submicron CMOS technology
Industrial temperature range (-40°C to +85°C) is available
FUNCTIONAL BLOCK DIAGRAM
MULTI-QUEUE FLOW-CONTROL DEVICE
Q
0
FSTR
WRADD
WEN
WCLK
7
READ CONTROL
WADEN
RADEN
ESTR
8
WRITE CONTROL
Q
1
RDADD
REN
RCLK
OE
Q
2
Din
Qout
x9, x18
DATA OUT
WRITE FLAGS
READ FLAGS
OV
PAE
PAEn
x9, x18
DATA IN
FF
PAF
PAFn
8
Q
15
8
5939 drw01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
JUNE 2003
DSC-5939/9
IDT72V51433/72V51443/72V51453 3.3V, MULTI-QUEUE FLOW-CONTROL DEVICES
(16 QUEUES) 18 BIT WIDE CONFIGURATION 589,824, 1,179,648 and 2,359,296 bits
COMMERCIAL AND INDUSTRIAL
TEMPERATURE RANGES
DESCRIPTION:
The IDT72V51433/72V51443/72V51453 multi-queue flow-control de-
vices are single chip within which anywhere between 1 and 16 discrete FIFO
queues can be setup. All queues within the device have a common data input
bus, (write port) and a common data output bus, (read port). Data written into
the write port is directed to a respective queue via an internal de-multiplex
operation, addressed by the user. Data read from the read port is accessed
from a respective queue via an internal multiplex operation, addressed by the
user. Data writes and reads can be performed at high speeds up to 166MHz,
with access times of 3.7ns. Data write and read operations are totally
independent of each other, a queue maybe selected on the write port and a
different queue on the read port or both ports may select the same queue
simultaneously.
The device provides Full flag and Output Valid flag status for the queue
selected for write and read operations respectively. Also a Programmable
Almost Full and Programmable Almost Empty flag for each queue is provided.
Two 8 bit programmable flag busses are available, providing status of queues
not selected for write or read operations. When 8 or less queues are configured
in the device these flag busses provide an individual flag per queue, when
more than 8 queues are used, either a Polled or Direct mode of bus operation
provides the flag busses with all queues status.
Bus Matching is available on this device, either port can be 9 bits or 18 bits
wide. When Bus Matching is used the device ensures the logical transfer of data
throughput in a Little Endian manner.
The user has full flexibility configuring queues within the device, being able
to program the total number of queues between 1 and 16, the individual queue
depths being independent of each other. The programmable flag positions are
also user programmable. All programming is done via a dedicated serial port.
If the user does not wish to program the multi-queue device, a default option is
available that configures the device in a predetermined manner.
Both Master Reset and Partial Reset pins are provided on this device. A Master
Reset latches in all configuration setup pins and must be performed before
programming of the device can take place. A Partial Reset will reset the read and
write pointers of an individual queue, provided that the queue is selected on both
the write port and read port at the time of partial reset.
A JTAG test port is provided, here the multi-queue flow-control device has a
fully functional Boundary Scan feature, compliant with IEEE 1149.1 Standard
Test Access Port and Boundary Scan Architecture.
See Figure 1,
Multi-Queue Flow-Control Device Block Diagram
for an outline
of the functional blocks within the device.
2
IDT72V51433/72V51443/72V51453 3.3V, MULTI-QUEUE FLOW-CONTROL DEVICES
(16 QUEUES) 18 BIT WIDE CONFIGURATION 589,824, 1,179,648 and 2,359,296 bits
Din
x9, x18
D0 - D17
WCLK
WEN
INPUT
DEMUX
COMMERCIAL AND INDUSTRIAL
TEMPERATURE RANGES
WRADD
WADEN
7
Write Control
Logic
Write Pointers
JTAG
Logic
TMS
TDI
TDO
TCK
TRST
FSTR
PAFn
FSYNC
FXO
FXI
FF
PAF
SI
SO
SCLK
SENI
SENO
FM
IW
OW
MAST
8
PAF
General Flag
Monitor
Upto 16
FIFO
Queues
Active Q
Flags
0.5 Mbit
1.1 Mbit
2.3 Mbit
Dual Port
Memory
OV
PAE
Active Q
Flags
Serial
Multi-Queue
Programming
PAE
General Flag
Monitor
8
PAEn
ESTR
ESYNC
EXI
EXO
Read Pointers
Reset
Logic
8
Read Control
Logic
RDADD
RADEN
REN
ID0
ID1
ID2
DF
DFM
PRS
MRS
Device ID
3 Bit
PAE/ PAF
Offset
RCLK
OUTPUT
MUX
OUTPUT
REGISTER
5939 drw02
OE
Q0 - Q17
Qout x9, x18
Figure 1. Multi-Queue Flow-Control Device Block Diagram
3
IDT72V51433/72V51443/72V51453 3.3V, MULTI-QUEUE FLOW-CONTROL DEVICES
(16 QUEUES) 18 BIT WIDE CONFIGURATION 589,824, 1,179,648 and 2,359,296 bits
COMMERCIAL AND INDUSTRIAL
TEMPERATURE RANGES
PIN CONFIGURATION
A1 BALL PAD CORNER
A
D14
D13
D12
D10
D7
D4
D1
TCK
TDO
ID1
Q3
Q6
Q9
Q12
Q14
Q15
B
D15
D16
D11
D9
D6
D3
D0
TMS
TDI
ID0
Q2
Q5
Q8
Q11
Q13
DNC
C
D17
GND
GND
D8
D5
D2
TRST
GND
ID2
Q0
Q1
Q4
Q7
Q10
Q17
DNC
D
GND
GND
GND
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
Q16
DNC
DNC
E
GND
GND
GND
VCC
VCC
VCC
VCC
GND
GND
VCC
VCC
VCC
VCC
DNC
DNC
DNC
F
GND
GND
GND
VCC
VCC
GND
GND
GND
GND
GND
GND
VCC
VCC
DNC
DNC
DNC
G
GND
GND
GND
VCC
VCC
GND
GND
GND
GND
GND
GND
VCC
VCC
DNC
DNC
DNC
H
GND
GND
GND
VCC
GND
GND
GND
GND
GND
GND
GND
GND
VCC
DNC
DNC
DNC
J
GND
GND
GND
VCC
GND
GND
GND
GND
GND
GND
GND
GND
VCC
GND
DNC
DNC
K
GND
GND
GND
VCC
VCC
GND
GND
GND
GND
GND
GND
VCC
VCC
GND
MAST
FM
L
SI
DFM
DF
VCC
VCC
GND
GND
GND
GND
GND
GND
VCC
VCC
GND
IW
OW
M
SENO
SENI
SO
VCC
VCC
VCC
VCC
GND
GND
VCC
VCC
VCC
VCC
OE
RDADD0 RDADD1
N
WRADD1 WRADD0
SCLK
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
RDADD2 RDADD3 RDADD4
P
GND
WRADD3 WRADD2
WADEN
PAF3
PAF6
PAF7
FF
OV
PAE
PAE7
PAE6
PAE3
RDADD5 RDADD6 RDADD7
R
WRADD5 WRADD4
FSYNC
FSTR
PAF2
PAF5
PAF4
PAF
DNC
DNC
DNC
PAE5
PAE2
RADEN
ESTR
ESYNC
T
WRADD6
FXI
FXO
PAF0
PAF1
WEN
WCLK
PRS
MRS
RCLK
REN
PAE4
PAE1
PAE0
EXO
EXI
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
5939 drw03
NOTE:
1. DNC - Do Not Connect.
PBGA (BB256-1, order code: BB)
TOP VIEW
4
IDT72V51433/72V51443/72V51453 3.3V, MULTI-QUEUE FLOW-CONTROL DEVICES
(16 QUEUES) 18 BIT WIDE CONFIGURATION 589,824, 1,179,648 and 2,359,296 bits
COMMERCIAL AND INDUSTRIAL
TEMPERATURE RANGES
DETAILED DESCRIPTION
MULTI-QUEUE STRUCTURE
The IDT multi-queue flow-control device has a single data input port and
single data output port with up to 16 FIFO queues in parallel buffering between
the two ports. The user can setup between 1 and 16 Queues within the device.
These queues can be configured to utilize the total available memory, providing
the user with full flexibility and ability to configure the queues to be various depths,
independent of one another.
MEMORY ORGANIZATION/ ALLOCATION
The memory is organized into what is known as “blocks”, each block being
512 x 18 or 1,024 x 9 bits. When the user is configuring the number of queues
and individual queue sizes the user must allocate the memory to respective
queues, in units of blocks, that is, a single queue can be made up from 0 to m
blocks, where m is the total number of blocks available within a device. Also the
total size of any given queue must be in increments of 512 x 18 or 1,024 x 9.
For the IDT72V51433, IDT72V51443 and IDT72V51453 the Total Available
Memory is 64, 128 and 256 blocks respectively (a block being 512 x 18 or 1,024
x 9). If any port is configured for x18 bus width, a block size is 512 x 18. If both
the write and read ports are configured for x9 bus width, a block size is 1,024
x 9. Queues can be built from these blocks to make any size queue desired and
any number of queues desired.
BUS WIDTHS
The input port is common to all queues within the device, as is the output port.
The device provides the user with Bus Matching options such that the input port
and output port can be either x9 or x18 bits wide, the read and write port widths
being set independently of one another. Because the ports are common to all
queues the width of the queues is not individually set, so that the input width of
all queues are equal and the output width of all queues are equal.
WRITING TO & READING FROM THE MULTI-QUEUE
Data being written into the device via the input port is directed to a discrete
queue via the write queue select address inputs. Conversely, data being read
from the device read port is read from a queue selected via the read queue select
address inputs. Data can be simultaneously written into and read from the same
queue or different queues. Once a queue is selected for data writes or reads,
the writing and reading operation is performed in the same manner as a
conventional IDT synchronous FIFO, utilizing clocks and enables, there is a
single clock and enable per port. When a specific queue is addressed on the
write port, data placed on the data inputs is written to that queue sequentially
based on the rising edge of a write clock provided setup and hold times are met.
Conversely, data is read on to the output port after an access time from a rising
edge on a read clock.
The operation of the write port is comparable to the function of a conventional
FIFO operating in standard IDT mode. Write operations can be performed on
the write port provided that the queue currently selected is not full, a full flag output
provides status of the selected queue. The operation of the read port is
comparable to the function of a conventional FIFO operating in FWFT mode.
When a queue is selected on the output port, the next word in that queue will
automatically fall through to the output register. All subsequent words from that
queue require an enabled read cycle. Data cannot be read from a selected
queue if that queue is empty, the read port provides an Output Valid flag indicating
when data read out is valid. If the user switches to a queue that is empty, the
last word from the previous queue will remain on the output register.
As mentioned, the write port has a full flag, providing full status of the selected
queue. Along with the full flag a dedicated almost full flag is provided, this almost
full flag is similar to the almost full flag of a conventional IDT FIFO. The device
provides a user programmable almost full flag for all 16 queues and when a
respective queue is selected on the write port, the almost full flag provides status
for that queue. Conversely, the read port has an output valid flag, providing
status of the data being read from the queue selected on the read port. As well
as the output valid flag the device provides a dedicated almost empty flag. This
almost empty flag is similar to the almost empty flag of a conventional IDT FIFO.
The device provides a user programmable almost empty flag for all 16 queues
and when a respective queue is selected on the read port, the almost empty flag
provides status for that queue.
PROGRAMMABLE FLAG BUSSES
In addition to these dedicated flags, full & almost full on the write port and output
valid & almost empty on the read port, there are two flag status busses. An almost
full flag status bus is provided, this bus is 8 bits wide. Also, an almost empty flag
status bus is provided, again this bus is 8 bits wide. The purpose of these flag
busses is to provide the user with a means by which to monitor the data levels
within queues that may not be selected on the write or read port. As mentioned,
the device provides almost full and almost empty registers (programmable by
the user) for each of the 16 queues in the device.
In the IDT72V51433/72V51443/72V51453 multi-queue flow-control de-
vices the user has the option of utilizing anywhere between 1 and 16 queues,
therefore the 8 bit flag status busses are multiplexed between the 16 queues,
a flag bus can only provide status for 8 of the 16 queues at any moment, this
is referred to as a “Sector”, such that when the bus is providing status of queues
1 through 8, this is sector 1, when it is queues 9 through 16, this is sector 2. If
less than 16 queues are setup in the device, there are still 2 sectors, such that
in “Polled” mode of operation the flag bus will still cycle through 2 sectors. If for
example only 14 queues are setup, sector 1 will reflect status of queues 1 through
8. Sector 2 will reflect the status of queues 9 through 14 on the least significant
6 bits, the most significant 2 bits of the flag bus are don’t care.
The flag busses are available in two user selectable modes of operation,
“Polled” or “Direct”. When operating in polled mode a flag bus provides status
of each sector sequentially, that is, on each rising edge of a clock the flag bus
is updated to show the status of each sector in order. The rising edge of the write
clock will update the almost full bus and a rising edge on the read clock will update
the almost empty bus. The mode of operation is always the same for both the
almost full and almost empty flag busses. When operating in direct mode, the
sector on the flag bus is selected by the user. So the user can actually address
the sector to be placed on the flag status busses, these flag busses operate
independently of one another. Addressing of the almost full flag bus is done via
the write port and addressing of the almost empty flag bus is done via the read
port.
EXPANSION
Expansion of multi-queue devices is also possible, up to 8 devices can be
connected in a parallel fashion providing the possibility of both depth expansion
or queue expansion. Depth Expansion means expanding the depths of
individual queues. Queue expansion means increasing the total number of
queues available. Depth expansion is possible by virtue of the fact that more
memory blocks within a multi-queue device can be allocated to increase the
depth of a queue. For example, depth expansion of 8 devices provides the
possibility of 8 queues of 32K x 18 deep within the IDT72V51433, 64K x 18 deep
within the IDT72V51443, and 128K x 18 deep within the IDT72V51453, each
5

72V51443L7-5BBI相似产品对比

72V51443L7-5BBI 72V51443L6BB 72V51443L6BB8 72V51443L7-5BB8
描述 PBGA-256, Tray PBGA-256, Tray PBGA-256, Reel PBGA-256, Reel
Brand Name Integrated Device Technology Integrated Device Technology Integrated Device Technology Integrated Device Technology
是否无铅 含铅 含铅 含铅 含铅
是否Rohs认证 不符合 不符合 不符合 不符合
厂商名称 IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology)
零件包装代码 PBGA PBGA PBGA PBGA
包装说明 BGA-256 BGA, BGA256,16X16,40 BGA, BGA256,16X16,40 BGA, BGA256,16X16,40
针数 256 256 256 256
制造商包装代码 BB256 BB256 BB256 BB256
Reach Compliance Code not_compliant not_compliant not_compliant not_compliant
ECCN代码 EAR99 EAR99 EAR99 EAR99
最长访问时间 4 ns 3.7 ns 3.7 ns 4 ns
备用内存宽度 9 9 9 9
最大时钟频率 (fCLK) 133 MHz 166 MHz 166 MHz 133 MHz
JESD-30 代码 S-PBGA-B256 S-PBGA-B256 S-PBGA-B256 S-PBGA-B256
JESD-609代码 e0 e0 e0 e0
内存密度 1179648 bit 1179648 bit 1179648 bit 1179648 bit
内存集成电路类型 OTHER FIFO OTHER FIFO OTHER FIFO OTHER FIFO
内存宽度 18 18 18 18
湿度敏感等级 3 3 3 3
端子数量 256 256 256 256
字数 65536 words 65536 words 65536 words 65536 words
字数代码 64000 64000 64000 64000
工作模式 SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
最高工作温度 85 °C 70 °C 70 °C 70 °C
组织 64KX18 64KX18 64KX18 64KX18
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 BGA BGA BGA BGA
封装等效代码 BGA256,16X16,40 BGA256,16X16,40 BGA256,16X16,40 BGA256,16X16,40
封装形状 SQUARE SQUARE SQUARE SQUARE
封装形式 GRID ARRAY GRID ARRAY GRID ARRAY GRID ARRAY
峰值回流温度(摄氏度) 225 225 225 225
电源 3.3 V 3.3 V 3.3 V 3.3 V
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified
最大待机电流 0.01 A 0.01 A 0.01 A 0.01 A
最大压摆率 0.1 mA 0.1 mA 0.1 mA 0.1 mA
标称供电电压 (Vsup) 3.3 V 3.3 V 3.3 V 3.3 V
表面贴装 YES YES YES YES
技术 CMOS CMOS CMOS CMOS
温度等级 INDUSTRIAL COMMERCIAL COMMERCIAL COMMERCIAL
端子面层 Tin/Lead (Sn63Pb37) Tin/Lead (Sn63Pb37) Tin/Lead (Sn63Pb37) Tin/Lead (Sn63Pb37)
端子形式 BALL BALL BALL BALL
端子节距 1 mm 1 mm 1 mm 1 mm
端子位置 BOTTOM BOTTOM BOTTOM BOTTOM
处于峰值回流温度下的最长时间 NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
买个MSP430FR5739开发板做红外通信开发。
在考虑用什么型号的430,正好看到论坛里团购MSP430FR5739开发板, 而且FR5739支持IRDA做红外通信开发再合适不过了。一定要抢购到啊!...
hfut523 微控制器 MCU
要毁约换工作进来听听大家意见 来者有分
给我解惑啊, 嵌入式开发到底怎么样啊? 已经把三方送给A了 做非线性软件的编写工作,就是编辑电视节目的软件,害怕做3年出去选择的面太窄了 B是做智能卡,机顶盒之类的嵌入式方向的技 ......
yynan 嵌入式系统
基于ADP1051的高效低成本400W电源设计
本参考设计中采用ADI 公司新推出的低成本高集成度的电源芯片 ADP1051来控制输入到输出的能量转换。此电源设计综合考虑效率与成本的因素,设计出在400W功率等级效率与成本最优的方案,适用于无 ......
nmg ADI 工业技术
处理视频的问题
用给的例子 做放大或其他的算法处理时 画面不流畅 不知怎么改善...
maxcio DSP 与 ARM 处理器
疯壳AI开源无人机地面站上位机的使用和介绍
一、地面站上位机使用和介绍 COCOFLY地面站上位机是配套COCOFLY无人机使用的,该地面站上位机功能非常的全。主要分为5大功能板块,分别是基本收发、飞控设置、波形显示、图形编队以及飞控状 ......
fengke 创意市集
Google的Android手机系统的是是非非
当人们的态度从怀疑变为接受,Google的Android手机操作系统开始流行起来,甚至还扩张到3G上网本领域。不过谁都没有想到,就在Android旭日东升的时候,原Android商标的持有人将Google及数十家通 ......
神童树 无线连接

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 314  2765  1866  938  2889  48  52  40  4  28 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved