电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MT9VDDF1672Y-335

产品描述DRAM, 16MX72, 0.7ns, CMOS, PDMA184
产品类别存储    存储   
文件大小545KB,共32页
制造商Micron Technology
官网地址http://www.mdtic.com.tw/
标准  
下载文档 详细参数 全文预览

MT9VDDF1672Y-335概述

DRAM, 16MX72, 0.7ns, CMOS, PDMA184

MT9VDDF1672Y-335规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Micron Technology
包装说明DIMM, DIMM184
Reach Compliance Codecompliant
最长访问时间0.7 ns
最大时钟频率 (fCLK)167 MHz
I/O 类型COMMON
JESD-30 代码R-PDMA-N184
JESD-609代码e3
内存密度1207959552 bit
内存宽度72
湿度敏感等级1
端子数量184
字数16777216 words
字数代码16000000
最高工作温度70 °C
最低工作温度
组织16MX72
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码DIMM
封装等效代码DIMM184
封装形状RECTANGULAR
封装形式MICROELECTRONIC ASSEMBLY
峰值回流温度(摄氏度)260
电源2.5 V
认证状态Not Qualified
刷新周期4096
最大待机电流0.027 A
最大压摆率3.195 mA
标称供电电压 (Vsup)2.5 V
表面贴装NO
技术CMOS
温度等级COMMERCIAL
端子面层MATTE TIN
端子形式NO LEAD
端子节距1.27 mm
端子位置DUAL
处于峰值回流温度下的最长时间30

文档预览

下载PDF文档
128MB, 256MB, 512MB (x72, ECC)
184-PIN REGISTERED DDR SDRAM DIMM
REGISTERED
DDR SDRAM DIMM
Features
• 184-pin, dual, in-line memory module (DIMM)
• Fast data transfer rates PC 1600, PC2100, or PC2700
• Utilizes 200MT/s, 266 MT/s, and 333 MT/s DDR
SDRAM components
• Registered Inputs with one-clock delay
• Phase-lock loop (PLL) clock driver to reduce loading
• ECC, 1-bit error detection and correction
• 128MB (16 Meg x 72); 256MB (32 Meg x 72); and
512MB (64 Meg x 72)
• V
DD
= V
DDQ
= +2.5V
• V
DDSPD
= +2.3V to +3.6V
• 2.5V I/O (SSTL_2 compatible)
• Commands entered on each positive CK edge
• DQS edge-aligned with data for READs; center-
aligned with data for WRITEs
• Internal, pipelined double data rate (DDR)
architecture; two data accesses per clock cycle
• Bidirectional data strobe (DQS) transmitted/received
with data—i.e., source-synchronous data capture
• Differential clock inputs CK and CK#
• Four internal device banks for concurrent operation
• Programmable burst lengths: 2, 4, or 8
• Auto precharge option
• Auto Refresh and Self Refresh Modes
• 15.625µs (128MB) or 7.8125µs (256MB, 512MB)
maximum average periodic refresh interval
• Serial Presence-Detect (SPD) with EEPROM
• Programmable READ CAS latency
• Gold edge contacts
MT9VDDF1672 – 128MB
MT9VDDF3272 – 256MB
MT9VDDF6472 – 512MB
For the latest data sheet, please refer to the Micron
â
Web
site:
www.micron.com/moduleds
Figure 1: 184-Pin DIMM (MO-206)
OPTIONS
• Package
184-pin DIMM (Standard)
184-pin DIMM (Lead-free)
• Frequency/CAS Latency
2
6ns/167 MHz (33 MT/s) CL = 2.5
7.5ns/133 MHz (266 MT/s) CL = 2
7.5ns/133 MHz (266 MT/s) CL = 2
7.5ns/133 MHz (266 MT/s) CL = 2.5
10ns/100 MHz (200 MT/s) CL = 2
NOTE:
MARKING
G
Y
-335
-262
-26A
-265
-202
1. Consult factory for availability of lead-free prod-
ucts.
2. CL = CAS (READ) Latency; Registered mode will
add one clock cycle to CL.
Table 1:
Address Table
128MB
256MB
8K
8K (A0–A12)
4 (BA0, BA1)
32 Meg x 8
1K (A0–A9)
1 (S0#)
512MB
8K
8K (A0–A12)
4 (BA0, BA1)
64 Meg x 8
2K (A0–A9, A11)
1 (S0#)
4K
4K (A0–A11)
4 (BA0, BA1)
16 Meg x 8
1K (A0–A9)
1 (S0#)
Refresh Count
Row Addressing
Device Bank Addressing
Device Configuration
Column Addressing
Module Rank Addressing
09005aef807d56a1
DDF9C16_32_64x72G_D.fm - Rev. D 9/03 EN
1
©2003 Micron Technology, Inc.

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2759  1152  2254  1580  412  6  15  19  13  14 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved