电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72215LB20J

产品描述FIFO, 512X18, 12ns, Synchronous, CMOS, PQCC68, 0.050 INCH PITCH, PLASTIC, LCC-68
产品类别存储    存储   
文件大小209KB,共21页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDT72215LB20J概述

FIFO, 512X18, 12ns, Synchronous, CMOS, PQCC68, 0.050 INCH PITCH, PLASTIC, LCC-68

IDT72215LB20J规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码LCC
包装说明QCCJ, LDCC68,1.0SQ
针数68
Reach Compliance Codenot_compliant
ECCN代码EAR99
最长访问时间12 ns
最大时钟频率 (fCLK)50 MHz
周期时间20 ns
JESD-30 代码S-PQCC-J68
JESD-609代码e0
长度24.2062 mm
内存密度9216 bit
内存集成电路类型OTHER FIFO
内存宽度18
湿度敏感等级1
功能数量1
端子数量68
字数512 words
字数代码512
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织512X18
输出特性3-STATE
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码QCCJ
封装等效代码LDCC68,1.0SQ
封装形状SQUARE
封装形式CHIP CARRIER
并行/串行PARALLEL
峰值回流温度(摄氏度)225
电源5 V
认证状态Not Qualified
座面最大高度4.57 mm
最大待机电流0.07 A
最大压摆率0.2 mA
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式J BEND
端子节距1.27 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度24.2062 mm

文档预览

下载PDF文档
CMOS SyncFIFO™
256 x 18, 512 x 18, 1024 x 18, 2048 x
18 and 4096 x 18
Integrated Device Technology, Inc.
IDT72205LB
IDT72215LB
IDT72225LB
IDT72235LB
IDT72245LB
FEATURES:
256 x 18-bit organization array (72205LB)
512 x 18-bit organization array (72215LB)
1024 x 18-bit organization array (72225LB)
2048 x 18-bit organization array (72235LB)
4096 x 18-bit organization array (72245LB)
15 ns read/write cycle time
Easily expandable in depth and width
Read and write clocks can be asynchronous or coincident
Dual-Port zero fall-through time architecture
Programmable almost-empty and almost-full flags
Empty and Full flags signal FIFO status
Half-Full flag capability in a single device configuration
Output enable puts output data bus in high-impedance
state
High-performance submicron CMOS technology
Available in a 64-lead thin quad flatpack (TQFP/STQFP),
pin grid array (PGA), and plastic leaded chip carrier
(PLCC)
Military product compliant to MIL-STD-883, Class B
Industrial temperature range (-40
O
C to +85
O
C) is avail-
able, tested to military electrical specifications
DESCRIPTION:
The IDT72205LB/72215LB/72225LB/72235LB/72245LB
are very high-speed, low-power First-In, First-Out (FIFO)
memories with clocked read and write controls. These FIFOs
are applicable for a wide variety of data buffering needs, such
as optical disk controllers, Local Area Networks (LANs), and
interprocessor communication.
Both FIFOs have 18-bit input and output ports. The input
port is controlled by a free-running clock (WCLK), and a data
input enable pin (
WEN
). Data is read into the synchronous
FIFO on every clock when
WEN
is asserted. The output port
is controlled by another clock pin (RCLK) and another enable
pin (
REN
). The read clock can be tied to the write clock for
single clock operation or the two clocks can run asynchronous
of one another for dual-clock operation. An Output Enable pin
(
OE
) is provided on the read port for three-state control of the
output.
The synchronous FIFOs have two fixed flags, Empty (
EF
)
and Full (
FF
), and two programmable flags, Almost-Empty
(
PAE
) and Almost-Full (
PAF
). The offset loading of the pro-
grammable flags is controlled by a simple state machine, and
is initiated by asserting the Load pin (
LD
). A Half-Full flag (
HF
)
is available when the FIFO is used in a single device configu-
ration.
The IDT72205LB/72215LB/72225LB/72235LB/72245LB
are depth expandable using a daisy-chain technique. The XI
and
XO
pins are used to expand the FIFOs. In depth expan-
sion configuration, FL is grounded on the first device and set
to HIGH for all other devices in the daisy chain.
The IDT72205LB/72215LB/72225LB/72235LB/72245LB is
fabricated using IDT’s high-speed submicron CMOS technol-
ogy. Military grade product is manufactured in compliance
with the latest revision of MIL-STD-883, Class B.
FUNCTIONAL BLOCK DIAGRAM
WEN
WCLK
D0-D17
LD
OFFSET REGISTER
INPUT REGISTER
WRITE CONTROL
LOGIC
WRITE POINTER
FL
WXI
(
HF
)/
WXO
RXI
RXO
RS
RAM ARRAY
256 x 18, 512 x 18
1024 x 18, 2048 x 18
4096 x 18
FLAG
LOGIC
FF
PAF
EF
PAE
HF
/(
WXO
)
READ POINTER
READ CONTROL
LOGIC
EXPANSION LOGIC
OUTPUT REGISTER
RESET LOGIC
OE
Q0-Q17
RCLK
REN
2766 drw 01
SyncFIFO is a trademark and the IDT logo is a registered trademark of Integrated Device Technology, Inc
MILITARY AND COMMERCIAL TEMPERATURE RANGES
©1996
Integrated Device Technology, Inc.
For latest information contact IDT's web site at www.idt.com or fax-on-demand at 408-492-8391.
DECEMBER 1996
DSC-2766/7
5.16
1
AD转换的问题
一个用MSP430F149写的一个AD转换的程序,烧写进单片机看了看,发现没有模拟输入电压时总是显示一个数(不是零,1.77V),检查程序看了看,也没又发现什么毛病,一些用于显示电压的变量我都初始 ......
PuesueDream 微控制器 MCU
内核调试的问题,怎么才能调试呢?
内核 下到 板子上后,怎么调试? 目前是下载成功后,debuger 工具栏出来了,但选break时,没有反应,是什么问题? ABW tH Bs'-ojG 在在SETTING 里选哪几个项目? 和这里的选项 ......
hzlegender 嵌入式系统
12864驱动程序总是停在查忙,求大神解答
之前写的驱动程序可以正常使用,今天需要用,程序拿出来结果发现程序没法用了,总是停在查询忙的循环里,不知道怎么回事,于是我把查忙的子程序注掉,12864还是没有显示,一行一行的查寄存器的 ......
Linasity 单片机
蓝牙与WUSB联袂实现完美的UWB连接
作者:德州仪器,Tami Gaoni Feldman、Danny Kedar、Matt Kurtz、Itay Sherman以及Yoram Solomon合著第三代(3G)手机可提供带有更多功能的广泛特性。当消费者从其通信设备上获得最新及更好的功能 ......
tmily 能源基础设施
wince 界面平滑移动处理问题~~~~~急
我现在在处理一个wince 界面效果, 要求是把效果做到跟 M8, mobile 里的列表移动一样平滑效果,我的处理方法是用一个线程异步处理界面滑动,再加上双缓冲解决屏闪问题, 但是出来的效果不行,不 ......
zhaoxianglun 嵌入式系统
EEWORLD大学堂----掌握高压栅极驱动器设计的基础知识和艺术性设计
掌握高压栅极驱动器设计的基础知识和艺术性设计:https://training.eeworld.com.cn/course/5278This in-depth discussion will cover how to drive these state-of-the-art power transistors a ......
hi5 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 880  2245  294  109  483  18  46  6  3  10 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved