电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8161Z18AD-250IT

产品描述ZBT SRAM, 1MX18, 5.5ns, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, FBGA-165
产品类别存储    存储   
文件大小735KB,共36页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS8161Z18AD-250IT概述

ZBT SRAM, 1MX18, 5.5ns, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, FBGA-165

GS8161Z18AD-250IT规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称GSI Technology
零件包装代码BGA
包装说明13 X 15 MM, 1 MM PITCH, FBGA-165
针数165
Reach Compliance Codenot_compliant
ECCN代码3A991.B.2.B
最长访问时间5.5 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES WITH 3.3V SUPPLY
JESD-30 代码R-PBGA-B165
JESD-609代码e0
长度15 mm
内存密度18874368 bit
内存集成电路类型ZBT SRAM
内存宽度18
功能数量1
端子数量165
字数1048576 words
字数代码1000000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织1MX18
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn/Pb)
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度13 mm

文档预览

下载PDF文档
Preliminary
GS8161Z18A(T/D)/GS8161Z32A(D)/GS8161Z36A(T/D)
100-Pin TQFP & 165-Bump BGA
Commercial Temp
Industrial Temp
18Mb Pipelined and Flow Through
Synchronous NBT SRAM
300 MHz–150 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
Features
• User-configurable Pipeline and Flow Through mode
• NBT (No Bus Turn Around) functionality allows zero wait
read-write-read bus utilization
• Fully pin-compatible with both pipelined and flow through
NtRAM™, NoBL™ and ZBT™ SRAMs
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 2.5 V or 3.3 V +10%/–10% core power supply
• LBO pin for Linear or Interleave Burst mode
• Pin-compatible with 2M, 4M, and 8M devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ pin for automatic power-down
• JEDEC-standard 100-lead TQFP and 165-bump FP-BGA
packages
Because it is a synchronous device, address, data inputs, and
read/ write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable, ZZ and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS8161Z18A(T/D)/GS8161Z32A(D)/GS8161Z36A(T/D)
may be configured by the user to operate in Pipeline or Flow
Through mode. Operating as a pipelined synchronous device,
in addition to the rising-edge-triggered registers that capture
input signals, the device incorporates a rising-edge-triggered
output register. For read cycles, pipelined SRAM output data is
temporarily stored by the edge triggered output register during
the access cycle and then released to the output drivers at the
next rising edge of clock.
The GS8161Z18A(T/D)/GS8161Z32A(D)/GS8161Z36A(T/D)
is implemented with GSI's high performance CMOS
technology and is available in JEDEC-standard 100-pin TQFP
and 165-bump FP-BGA packages.
-300
-250
2.5
4.0
280
330
5.5
5.5
210
240
-200
3.0
5.0
230
270
6.5
6.5
185
205
-150
3.8
6.7
185
210
7.5
7.5
170
190
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Functional Description
The GS8161Z18A(T/D)/GS8161Z32A(D)/GS8161Z36A(T/D)
is an 18Mbit Synchronous Static SRAM. GSI's NBT SRAMs,
like ZBT, NtRAM, NoBL or other pipelined read/double late
write or flow through read/single late write SRAMs, allow
utilization of all available bus bandwidth by eliminating the
need to insert deselect cycles when the device is switched from
read to write cycles.
Parameter Synopsis
t
KQ
(x18/x36)
tCycle
Curr
(x18)
Curr
(x32/x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
2.5
3.3
335
390
5.0
5.0
230
270
Pipeline
3-1-1-1
Flow Through
2-1-1-1
Rev: 1.03a 5/2003
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
1/36
© 2001, Giga Semiconductor, Inc.
NoBL is a trademark of Cypress Semiconductor Corp.. NtRAM is a trademark of Samsung Electronics Co.. ZBT is a trademark of Integrated Device Technology, Inc.
msp430低功耗,电子秤,电子钟
自己做的有要的找我分摊成本,只要50元 地扯:http://item.taobao.com/item.htm?id=44224919234 MSP430开发板,主芯片为MSP430F413, MSP430F413 开发板正面介绍: 1: 段式LCD ......
englei 微控制器 MCU
【转帖】学会这八个电路设计技巧,你的专业素养将大大提升
大多数时候,出现在教科书中的电路图和设计与我们每天工作中完成的真实电路大相径庭。电路设计并非易事,因为它需要对构成电路部分的每个元件都有充分了解,且实现“完美”设计需要大量实践。但 ......
皇华Ameya360 电源技术
坛子里有即将去参加2015蓝牙亚洲大会的吗?
8月18和19两日在上海举办2015蓝牙亚洲大会,预计将齐聚600多位产业领袖参与盛会,多达90多场演讲、专题讨论、开发者峰会和技术策略专场等活动,共同开创蓝牙技术在物联网生态系统中的“ ......
eric_wang 聊聊、笑笑、闹闹
【开源】STM32F407ZG红龙407开发板+MT9D111 200W像素摄像头例程
【开源】STM32F407ZG红龙407开发板+MT9D111 200W像素摄像头例程 198664 198665 198666 198665 198666 ...
旺宝电子 stm32/stm8
【求助!!!】MSP430G2553LunchPad无法连接电脑
昨天刚出现问题,之前一直好用。我的MSP430G2553LunchPad连不上电脑,用TI自带的USB线接入电脑,LunchPad的指示灯会亮,但在电脑的设备管理器里面找不到430的COM接口,是CCS软件的问题还是硬件 ......
fly高觉慧 微控制器 MCU
IAR 调试时总是复位????
用 IAR 调试nRF24L01程序时总是复位(停在图中绿色显示部位), 而断点进不去. 测试电源电压3.3伏(说明不是电压低引起的), 请问可能的原因是什么 ??? 是因为nRF24L01的电流过大吗 ?? ......
chhd1128 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2025  2431  2863  941  2890  11  30  55  47  31 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved