电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS82032Q-4I

产品描述Cache SRAM, 64KX32, 11ns, CMOS, PQFP100, QFP-100
产品类别存储    存储   
文件大小761KB,共23页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS82032Q-4I概述

Cache SRAM, 64KX32, 11ns, CMOS, PQFP100, QFP-100

GS82032Q-4I规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称GSI Technology
零件包装代码QFP
包装说明QFP, QFP100,.7X.9
针数100
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间11 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE
最大时钟频率 (fCLK)117 MHz
I/O 类型COMMON
JESD-30 代码R-PQFP-G100
JESD-609代码e0
长度20 mm
内存密度2097152 bit
内存集成电路类型CACHE SRAM
内存宽度32
湿度敏感等级3
功能数量1
端子数量100
字数65536 words
字数代码64000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织64KX32
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码QFP
封装等效代码QFP100,.7X.9
封装形状RECTANGULAR
封装形式FLATPACK
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
电源2.5/3.3,3.3 V
认证状态Not Qualified
座面最大高度3.35 mm
最大待机电流0.015 A
最小待机电流3.14 V
最大压摆率0.215 mA
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn/Pb)
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm

文档预览

下载PDF文档
Preliminary
GS82032T/Q-150/138/133/117/100/66
TQFP, QFP
Commercial Temp
Industrial Temp
Features
• FT pin for user-configurable flow through or pipeline
operation
• Single Cycle Deselect (SCD) operation
• 3.3 V +10%/–5% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Common data inputs and data outputs
• Clock Control, registered, address, data, and control
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 100-lead TQFP or QFP package
-150 -138 -133 -117 -100
Pipeline tCycle 6.6 7.25 7.5 8.5
10
3-1-1-1
t
KQ
3.8
4
4
4.5
5
I
DD
270 245 240 210 180
Flow tCycle 10.5 15
15
15
15
Through t
KQ
9
9.7
10
11
12
2-1-1-1
I
DD
170 120 120 120 120
-66
12.5
6
150
20
18
95
Unit
ns
ns
mA
ns
ns
mA
64K x 32
2M Synchronous Burst SRAM
Flow Through/Pipeline Reads
150 MHz–66 MHz
9 ns–18 ns
3.3 V V
DD
3.3 V and 2.5 V I/O
The function of the Data Output register can be controlled by
the user via the FT mode pin/bump (Pin 14 in the TQFP, Bump
1F in the FP-BGA). Holding the FT mode pin/bump low,
places the RAM in Flow Through mode, causing output data to
bypass the Data Output Register. Holding FT high places the
RAM in Pipeline mode, activating the rising-edge-triggered
Data Output Register.
SCD Pipelined Reads
The GS82032 is an SCD (Single Cycle Deselect) pipelined
synchronous SRAM. DCD (Dual Cycle Deselect) versions are
also available. SCD SRAMs pipeline deselect commands one
stage less than read commands. SCD RAMs begin turning off
their outputs immediately after the deselect command has been
captured in the input registers.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the byte write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Functional Description
Applications
The GS82032 is a 2,097,152-bit high performance
synchronous SRAM with a 2-bit burst address counter.
Although of a type originally developed for Level 2 Cache
applications supporting high performance CPUs, the device
now finds application in synchronous SRAM applications
ranging from DSP main store to networking chip set support.
Core and Interface Voltages
The GS82032 operates on a 3.3 V power supply and all inputs/
outputs are 3.3 V- and 2.5 V-compatible. Separate output
power (V
DDQ
) pins are used to decouple output noise from the
internal circuit.
Controls
Addresses, data I/Os, chip enables (E
1
, E
2
, E
3
), address burst
control inputs (ADSP, ADSC, ADV), and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
cycles can be initiated with either ADSP or ADSC inputs. In
Burst mode, subsequent burst addresses are generated
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
interleave order with the Linear Burst Order (LBO) input. The
Burst function need not be used. New addresses can be loaded
on every cycle with no degradation of chip performance.
Rev: 1.04 2/2001
1/23
© 2000, Giga Semiconductor, Inc.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
ByteSafe is a Trademark of Giga Semiconductor, Inc. (GSI Technology).
TI和ST ZigBee模块组网性能亲测
前段时间接到一个项目,是对杭州某景区部分区域内的XX数据进行监测。由于区域比较大,采集节点数量有120多个,而且监测区域内还有一个比较大的湖,用有线布线比较麻烦,最后决定采用无线的方案 ......
MaggicZ 综合技术交流
请教TMS320C5509的芯片引脚分布和功能
我是新手,请教TMS320C5509的芯片引脚分布和功能 EPM570的引脚分布...
yanfengzhu 嵌入式系统
LM3S811学习心得五--GPIO输出的程序流程
GPIO输出的程序流程: 1)时钟初始化(设置LDO输出电压,设置系统时钟; 2)相应外设(GPIO)使能; 3)设置GPIO端口每一位的输入输出类型; 4)设置端口的驱动能力; 5)向GPI ......
qwertyuiop11111 微控制器 MCU
求单向导通元件,要求导通压降尽量小,请大家帮忙提供些方案
本帖最后由 dontium 于 2015-1-23 12:58 编辑 求单向导通元件,要求导通压降尽量小,请大家帮忙提供些方案 ...
Cybrog 模拟与混合信号
流量统计解决方案
请教流量统计解决方案 帮帮忙啊 小女感激不尽 ...
sunzhaojie 嵌入式系统
相对湿度发射器
相对湿度发射器 用一个逻辑IC组成的相对湿度发射器 ...
fighting 模拟电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 632  2195  2540  2833  2371  13  45  52  58  48 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved