电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

7201LA15TP

产品描述PDIP-28, Tube
产品类别存储    存储   
文件大小249KB,共15页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

7201LA15TP在线购买

供应商 器件名称 价格 最低购买 库存  
7201LA15TP - - 点击查看 点击购买

7201LA15TP概述

PDIP-28, Tube

7201LA15TP规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码PDIP
包装说明DIP, DIP28,.3
针数28
制造商包装代码PT28
Reach Compliance Codenot_compliant
ECCN代码EAR99
最长访问时间15 ns
其他特性RETRANSMIT
最大时钟频率 (fCLK)40 MHz
周期时间25 ns
JESD-30 代码R-PDIP-T28
JESD-609代码e0
长度34.671 mm
内存密度4608 bit
内存集成电路类型OTHER FIFO
内存宽度9
湿度敏感等级1
功能数量1
端子数量28
字数512 words
字数代码512
工作模式ASYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织512X9
可输出NO
封装主体材料PLASTIC/EPOXY
封装代码DIP
封装等效代码DIP28,.3
封装形状RECTANGULAR
封装形式IN-LINE
并行/串行PARALLEL
峰值回流温度(摄氏度)245
电源5 V
认证状态Not Qualified
座面最大高度4.572 mm
最大待机电流0.0005 A
最大压摆率0.125 mA
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装NO
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式THROUGH-HOLE
端子节距2.54 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度7.62 mm

文档预览

下载PDF文档
CMOS ASYNCHRONOUS FIFO
256 x 9, 512 x 9 and 1,024 x 9
IDT7200L
IDT7201LA
IDT7202LA
LEAD FINISH (SnPb) ARE IN EOL PROCESS - LAST TIME BUY EXPIRES JUNE 15, 2018
FEATURES:
First-In/First-Out dual-port memory
256 x 9 organization (IDT7200)
512 x 9 organization (IDT7201)
1,024 x 9 organization (IDT7202)
Low power consumption
— Active: 440mW (max.)
—Power-down: 28mW (max.)
Ultra high speed—12ns access time
Asynchronous and simultaneous read and write
Fully expandable by both word depth and/or bit width
720x family is pin and functionally compatible from 256 x 9 to 64k x 9
Status Flags: Empty, Half-Full, Full
Auto-retransmit capability
High-performance CEMOS™ technology
Military product compliant to MIL-STD-883, Class B
Standard Military Drawing #5962-87531, 5962-89666, 5962-89863
and 5962-89536 are listed on this function
Dual versions available in the TSSOP package. For more informa-
tion, see IDT7280/7281/7282 data sheet
IDT7280 = 2 x IDT7200
IDT7281 = 2 x IDT7201
IDT7282 = 2 x IDT7202
Industrial temperature range (–40
o
C to +85
o
C) is available
(plastic packages only)
Green parts available, see ordering information
DESCRIPTION:
The IDT7200/7201/7202 are dual-port memories that load and empty data
on a first-in/first-out basis. The devices use Full and Empty flags to prevent data
overflow and underflow and expansion logic to allow for unlimited expansion
capability in both word size and depth.
The reads and writes are internally sequential through the use of ring
pointers, with no address information required to load and unload data. Data
is toggled in and out of the devices through the use of the Write (W) and Read
(R) pins.
The devices utilize a 9-bit wide data array to allow for control and parity bits
at the user’s option. This feature is especially useful in data communications
applications where it is necessary to use a parity bit for transmission/reception
error checking. It also features a Retransmit (RT) capability that allows for reset
of the read pointer to its initial position when
RT
is pulsed LOW to allow for
retransmission from the beginning of data. A Half-Full Flag is available in the
single device mode and width expansion modes.
These FIFOs are fabricated using high-speed CMOS technology. They
are designed for those applications requiring asynchronous and simultaneous
read/writes in multiprocessing and rate buffer applications. Military grade
product is manufactured in compliance with MIL-STD-883, Class B.
FUNCTIONAL BLOCK DIAGRAM
DATA INPUTS
(D
0
-D
8
)
W
WRITE
CONTROL
WRITE
POINTER
RAM
ARRAY
256 x 9
512 x 9
1,024 x 9
READ
POINTER
R
READ
CONTROL
THREE-
STATE
BUFFERS
DATA OUTPUTS
(Q
0
-Q
8
)
RS
RESET
LOGIC
FL/RT
FLAG
LOGIC
EXPANSION
LOGIC
EF
FF
XI
XO/HF
2679 drw 01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc.
COMMERCIAL, INDUSTRIAL AND MILITARY TEMPERATURE RANGES
1
©2017
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
NOVEMBER 2017
DSC-2679/15
基于FPGA的棋类比赛计时器
学校没教过FPGA/CPDL这门课程,但是毕业设计却要我做这个题目。我真是一头雾水。每个人个都在工作阶段了,难道要我花一段时间来学一门课程再完成一个设计吗?抽到题目是我在忙考研,考研失败了 ......
wishtiger FPGA/CPLD
求拟合和高通滤波程序
之前没有做过算法,希望大家若有这类程序,借我看看。。。。{:1_101:} ...
大家都是好朋友 DSP 与 ARM 处理器
[提问]有关WINCE下DS编程
下午花了3个多小时搭建DS开发环境 一开始包含头文件 streams.h 出现一大堆的重定义问题 查询资料后是库文件载入优先DX的目录即可 更正后还剩下2个错误 d:\dxsdk\include\strmif.h(6166) : er ......
ggggds 嵌入式系统
基于W78E54B单片机电话计费器的设计
本文简单介绍了基于W78E54B单片机设计的单路电话计费器。本计费器特点是低成本,可配置性好,可适应各种不同的费率要求,计费器自动识别所拨号码,实现自动计费。...
zzzzer16 单片机
EEWORLD下载中心专题资源---模块化编程技术知识专题
EEWORLD下载中心专题资源---模块化编程技术知识专题 模块化程序设计---这个概念几乎是在每个刚接触软件编程时就会被不断提醒的。提倡模块化编程的人往往会这样说:模块化可以降低程序 ......
tiankai001 下载中心专版
【Silicon Labs BG22-EK4108A 蓝牙开发评测】+开发板的firmware升级
本帖最后由 北方 于 2022-1-13 12:20 编辑 开发板的firmware升级 1. 因为多次出现firmware的升级提示,干脆还是找机会升级吧。进入launch启动页面,点击显示安全FW,显示当前版本和即将升 ......
北方 Silicon Labs测评专区

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2230  1116  1841  889  1711  32  46  55  27  57 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved