电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT74ALVCH16374PFG

产品描述Bus Driver, ALVC/VCX/A Series, 2-Func, 8-Bit, True Output, CMOS, PDSO48, 0.40 MM PITCH, TVSOP-48
产品类别逻辑    逻辑   
文件大小73KB,共6页
制造商IDT (Integrated Device Technology)
标准  
下载文档 详细参数 选型对比 全文预览

IDT74ALVCH16374PFG概述

Bus Driver, ALVC/VCX/A Series, 2-Func, 8-Bit, True Output, CMOS, PDSO48, 0.40 MM PITCH, TVSOP-48

IDT74ALVCH16374PFG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码SOIC
包装说明TSSOP,
针数48
Reach Compliance Codecompliant
系列ALVC/VCX/A
JESD-30 代码R-PDSO-G48
JESD-609代码e3
长度9.7 mm
逻辑集成电路类型BUS DRIVER
湿度敏感等级1
位数8
功能数量2
端口数量2
端子数量48
最高工作温度85 °C
最低工作温度-40 °C
输出特性3-STATE
输出极性TRUE
封装主体材料PLASTIC/EPOXY
封装代码TSSOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度)260
传播延迟(tpd)4.9 ns
认证状态Not Qualified
座面最大高度1.2 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)2.7 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Matte Tin (Sn)
端子形式GULL WING
端子节距0.4 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
宽度4.4 mm

文档预览

下载PDF文档
IDT74ALVCH16374
3.3V CMOS 16-BIT EDGE-TRIGGERED D-TYPE LATCH WITH 3-STATE OUTPUTS
INDUSTRIAL TEMPERATURE RANGE
3.3V CMOS 16-BIT EDGE-
TRIGGERED D-TYPE
LATCH WITH 3-STATE
OUTPUTS AND BUS-HOLD
FEATURES:
• 0.5 MICRON CMOS Technology
• Typical t
SK(o)
(Output Skew) < 250ps
• ESD > 2000V per MIL-STD-883, Method 3015; > 200V using
machine model (C = 200pF, R = 0)
• V
CC
= 3.3V ± 0.3V, Normal Range
• V
CC
= 2.7V to 3.6V, Extended Range
• V
CC
= 2.5V ± 0.2V
• CMOS power levels (0.4μ W typ. static)
μ
• Rail-to-Rail output swing for increased noise margin
• Available in SSOP, TSSOP, and TVSOP packages
IDT74ALVCH16374
DESCRIPTION:
This 16-bit edge-triggered D-type flip-flop is built using advanced dual metal
CMOS technology. The ALVCH16374 is particularly suitable for implementing
buffer registers, I/O ports, bidirectional bus drivers, and working registers. It can
be used as two 8-bit flip-flops or one 16-bit flip-flop. On the positive transition of
the clock (CLK) input, the Q outputs of the flip-flop take on the logic levels at the
data (D) inputs.
OE
can be used to place the eight outputs in either a normal logic
state (high or low logic levels) or a high-impedance state. In the high-impedance
state, the outputs neither load nor drive the bus lines significantly. The high-
impedance state and the increased drive provide the capability to drive bus lines
without need for interface or pullup components.
OE
does not affect internal
operations of the flip-flop. Old data can be retained or new data can be entered
while the outputs are in the high-impedance state.
The ALVCH16374 has been designed with a ±24mA output driver. This
driver is capable of driving a moderate to heavy load while maintaining speed
performance.
The ALVCH16374 has “bus-hold” which retains the inputs’ last state
whenever the input goes to a high impedance. This prevents floating inputs and
eliminates the need for pull-up/down resistor.
DRIVE FEATURES:
• High Output Drivers: ±24mA
• Suitable for heavy loads
APPLICATIONS:
• 3.3V high speed systems
• 3.3V and lower voltage computing systems
FUNCTIONAL BLOCK DIAGRAM
1
OE
1
2
OE
24
1
CLK
48
2
CLK
25
C1
2
C1
1
Q
1
2
D
1
36
13
2
Q
1
1
D
1
47
1D
1D
TO 7 OTHER CHANNELS
TO 7 OTHER CHANNELS
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
INDUSTRIAL TEMPERATURE RANGE
1
© 1999 Integrated Device Technology, Inc.
APRIL 1999
DSC-4564/2

IDT74ALVCH16374PFG相似产品对比

IDT74ALVCH16374PFG IDT74ALVCH16374PVG IDT74ALVCH16374PAG
描述 Bus Driver, ALVC/VCX/A Series, 2-Func, 8-Bit, True Output, CMOS, PDSO48, 0.40 MM PITCH, TVSOP-48 Bus Driver, ALVC/VCX/A Series, 2-Func, 8-Bit, True Output, CMOS, PDSO48, 0.635 MM PITCH, SSOP-48 Bus Driver, ALVC/VCX/A Series, 2-Func, 8-Bit, True Output, CMOS, PDSO48, 0.50 MM PITCH, TSSOP-48
是否无铅 不含铅 不含铅 不含铅
是否Rohs认证 符合 符合 符合
厂商名称 IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology)
零件包装代码 SOIC SSOP TSSOP
包装说明 TSSOP, SSOP, TSSOP,
针数 48 48 48
Reach Compliance Code compliant compliant compliant
系列 ALVC/VCX/A - ALVC/VCX/A
JESD-30 代码 R-PDSO-G48 - R-PDSO-G48
JESD-609代码 e3 - e3
长度 9.7 mm - 12.5 mm
逻辑集成电路类型 BUS DRIVER - BUS DRIVER
湿度敏感等级 1 - 1
位数 8 - 8
功能数量 2 - 2
端口数量 2 - 2
端子数量 48 - 48
最高工作温度 85 °C - 85 °C
最低工作温度 -40 °C - -40 °C
输出特性 3-STATE - 3-STATE
输出极性 TRUE - TRUE
封装主体材料 PLASTIC/EPOXY - PLASTIC/EPOXY
封装代码 TSSOP - TSSOP
封装形状 RECTANGULAR - RECTANGULAR
封装形式 SMALL OUTLINE, THIN PROFILE, SHRINK PITCH - SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度) 260 - 260
传播延迟(tpd) 4.9 ns - 4.9 ns
认证状态 Not Qualified - Not Qualified
座面最大高度 1.2 mm - 1.2 mm
最大供电电压 (Vsup) 3.6 V - 3.6 V
最小供电电压 (Vsup) 2.7 V - 2.7 V
标称供电电压 (Vsup) 3.3 V - 3.3 V
表面贴装 YES - YES
技术 CMOS - CMOS
温度等级 INDUSTRIAL - INDUSTRIAL
端子面层 Matte Tin (Sn) - Matte Tin (Sn)
端子形式 GULL WING - GULL WING
端子节距 0.4 mm - 0.5 mm
端子位置 DUAL - DUAL
处于峰值回流温度下的最长时间 30 - 30
宽度 4.4 mm - 6.1 mm

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2223  1297  1231  648  2338  58  38  49  55  13 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved