电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS88132CGD-200T

产品描述Cache SRAM, 256KX32, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, ROHS COMPLIANT, FPBGA-165
产品类别存储    存储   
文件大小527KB,共35页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS88132CGD-200T概述

Cache SRAM, 256KX32, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, ROHS COMPLIANT, FPBGA-165

GS88132CGD-200T规格参数

参数名称属性值
厂商名称GSI Technology
零件包装代码BGA
包装说明LBGA,
针数165
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
其他特性ALSO OPERATES WITH 2.3V TO 2.7V SUPPLY, FLOW THROUGH OR PIPELINED ARCHITECTURE
JESD-30 代码R-PBGA-B165
长度15 mm
内存密度8388608 bit
内存集成电路类型CACHE SRAM
内存宽度32
功能数量1
端子数量165
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织256KX32
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行SERIAL
认证状态Not Qualified
座面最大高度1.4 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式BALL
端子节距1 mm
端子位置BOTTOM
宽度13 mm

文档预览

下载PDF文档
GS88118/32/36C(T/D)-xxx
100-pin TQFP & 165-bump BGA
Commercial Temp
Features
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 100-lead TQFP and 165-bump BGA
packages
• RoHS-compliant 100-lead TQFP and 165-bump BGA
packages available
512K x 18, 256K x 32, 256K x 36
9Mb Sync Burst SRAMs
333 MHz–150 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by
the user via the FT mode pin (Pin 14). Holding the FT mode
pin low places the RAM in Flow Through mode, causing
output data to bypass the Data Output Register. Holding FT
high places the RAM in Pipeline mode, activating the rising-
edge-triggered Data Output Register.
SCD Pipelined Reads
The GS88118C(T/D)/GS88132C(88132CT/D)/GS88136C(T/
D) is a SCD (Single Cycle Deselect) pipelined synchronous
SRAM. DCD (Dual Cycle Deselect) versions are also
available. SCD SRAMs pipeline deselect commands one stage
less than read commands. SCD RAMs begin turning off their
outputs immediately after the deselect command has been
captured in the input registers.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS88118C(T/D)/GS88132C(T/D)/GS88136C(T/D)
operates on a 2.5 V or 3.3 V power supply. All input are 3.3 V
and 2.5 V compatible. Separate output power (V
DDQ
) pins are
used to decouple output noise from the internal circuits and are
3.3 V and 2.5 V compatible.
Functional Description
Applications
The GS88118C(T/D)/GS88132C(T/D)/GS88136C(T/D) is a
9,437,184-bit high performance synchronous SRAM with a 2-
bit burst address counter. Although of a type originally
developed for Level 2 Cache applications supporting high
performance CPUs, the device now finds application in
synchronous SRAM applications, ranging from DSP main
store to networking chip set support.
Controls
Addresses, data I/Os, chip enable (E1, E2), address burst
control inputs (ADSP, ADSC, ADV) and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
cycles can be initiated with either ADSP or ADSC inputs. In
Burst mode, subsequent burst addresses are generated
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
interleave order with the Linear Burst Order (LBO) input. The
Burst function need not be used. New addresses can be loaded
on every cycle with no degradation of chip performance.
-333
Pipeline
3-1-1-1
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
2.5
3.0
240
280
4.5
4.5
180
205
Parameter Synopsis
-300
2.5
3.3
225
260
5.0
5.0
165
190
-250
2.5
4.0
195
225
5.5
5.5
160
180
-200
3.0
5.0
170
195
6.5
6.5
140
160
-150
3.8
6.7
140
160
7.5
7.5
128
145
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Flow Through
2-1-1-1
Rev: 1.04a 10/2012
1/35
© 2011, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
咨询一下关于E金币换购实物的问题
看到大家都用E金币换购物品,心痒痒的也想换购,但看换购流程,还有疑惑的地方。说是可以在“在京东、当当、亚马逊中国兑换等值礼物(限自营且礼品卡可购买的礼物”,点击过去则是平台首页,好 ......
pcf2000 聊聊、笑笑、闹闹
TI in it ——乐高MindStorms EV3机器人!
130343 日前,德州仪器 (TI) 宣布 Sitara™ 处理器与 TI 连接及模拟解决方案被选用于现已上市的 LEGO® MINDSTORMS® EV3 机器人平台。该机器人工具套件包含用来创建可定制、可 ......
yaoniming3k DSP 与 ARM 处理器
请GPS方面的高手来
说是GPS方面的问题但又不全是,我这里从一个仪表里读到的数据是0183格式发送出来的TTL电平,是测水深和流速等的仪表,经过232转换为232格式数据,在计算机上用软件监测COM端口,但不知道它的波特率等 ......
ellyzhang 嵌入式系统
电桥隔离度和pin管实部对反射式
分析了电桥隔离度对反射式移相器幅度平衡的影响及低损耗开关器件中实部对幅度平衡的影响.并将分析结果用于移相器设计.使得移相器性能得到了较大的改进。...
JasonYoo PCB设计
降低低功耗蓝牙的功耗
Bluetooth SIG的蓝牙核心规格版本 4.0 不仅仅是用来随便看看的的,它是共六册总计2302页的详细的资料文件。这项规格于2010年被采用,它描述了silicon vendor 如何设计才能使蓝牙 v4.0芯片与其他 ......
nordic 无线连接
加油站打电话有危险,那使用手机扫码支付就安全吗?
2008年起实施的加油站作业安全规范明确了加油站内严禁使用手机,然而随着移动支付的不断发展,不少人出门开始不带钱包,越来越多的加油站推出手机扫码支付服务。 近日,浙江海宁市检察 ......
eric_wang 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1520  1477  36  919  2348  31  30  1  19  48 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved