电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

525RI-08LFT

产品描述Clock Generator, 250MHz, PDSO28, 0.150 INCH, ROHS COMPLIANT, MO-153, SSOP-28
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小234KB,共10页
制造商IDT (Integrated Device Technology)
标准  
下载文档 详细参数 全文预览

525RI-08LFT概述

Clock Generator, 250MHz, PDSO28, 0.150 INCH, ROHS COMPLIANT, MO-153, SSOP-28

525RI-08LFT规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码TSSOP
包装说明SSOP,
针数28
Reach Compliance Codecompliant
ECCN代码EAR99
JESD-30 代码R-PDSO-G28
JESD-609代码e3
长度9.9 mm
湿度敏感等级1
端子数量28
最高工作温度85 °C
最低工作温度-40 °C
最大输出时钟频率250 MHz
封装主体材料PLASTIC/EPOXY
封装代码SSOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE, SHRINK PITCH
峰值回流温度(摄氏度)260
主时钟/晶体标称频率50 MHz
座面最大高度1.75 mm
最大供电电压2.25 V
最小供电电压1.6 V
标称供电电压1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Matte Tin (Sn)
端子形式GULL WING
端子节距0.635 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
宽度3.9 mm
uPs/uCs/外围集成电路类型CLOCK GENERATOR, OTHER

525RI-08LFT文档预览

PRELIMINARY DATASHEET
LVCMOS USER CONFIGURABLE CLOCK
Description
The ICS525-07/08 are the most flexible way to generate
a high-quality clock output from an inexpensive crystal
or clock input at low supply voltages. The user can
configure the device to produce nearly any output
frequency from any input frequency by grounding or
floating the select pins or by driving or hard wiring the
select pins high or low. Neither microcontroller,
software, nor device programmer are needed to set the
frequency. Using Phase-Locked Loop (PLL)
techniques, the device accepts a standard fundamental
mode, inexpensive crystal to produce output clocks up
to 250 MHz. It can also produce a highly accurate
output clock from a given input clock, keeping them
frequency locked.
For similar capability with a serial interface, use the
ICS307.
This product is intended for clock generation. It has low
output jitter (variation in the output period), but input to
output skew is not defined nor guaranteed.
ICS525-07/08
Features
Packaged as 28-pin SSOP (150 mil body)
Available in Pb (lead) free package, RoHS 5/6
compliant
User determines the output frequency by setting all
internal dividers
Eliminates need for custom oscillators
Low voltage operation
Pull-ups on all select inputs
Input crystal frequency of 5 - 27 MHz
Input clock frequency of 2 - 50 MHz
Compensated loop bandwidth
Enhanced low frequency operation (-08 version)
Low jitter
Duty cycle of 45/55 up to 250 MHz
Operating voltage of 1.8 V to 2.5 V
Ideal for oscillator replacement
Available in commercial and industrial temperature
ranges
Block Diagram
2
PD
X1/ICLK
Crystal
or clock
input
Crystal
Oscillator
X2
Reference
Divider
Phase
Comparator,
Charge
Pump,
and
Loop Filter
VCO
VCO
Divider
Divider
VDD
REF
VCO
Output
Divider
CLK
Optional crystal
capacitors
Optional crystal
capacitors
2
2
R
Configuration Pins
R
Configuration Pins
V Configuration Pins
V Configuration Pins
GND
GND
S Configuration Pins
S Configuration Pins
IDT™ / ICS™
LVCMOS USER CONFIGURABLE CLOCK
1
ICS525-07/08
REV B 031706
ICS525-07/08
LVCMOS USER CONFIGURABLE CLOCK
CLOCK MULTIPLIER
Pin Assignment (ICS525-07)
R5
R6
S0
S1
S2
VDD
X1/ICLK
X2
GND
V0
V1
V2
V3
V4
1
2
3
4
5
6
7
8
9
10
11
12
13
14
28
27
26
25
24
23
22
21
20
19
18
17
16
15
R4
R3
R2
R1
R0
VDD
REF
CLK
GND
PD
V8
V7
V6
V5
Pin Descriptions (ICS525-07)
Pin
Number
1, 2,
24-28
3, 4, 5
6, 23
7
8
9, 20
10 - 18
19
21
22
Pin
Name
R5, R6,
R0-R4
S0, S1, S2
VDD
X1/ICLK
X2
GND
V0 - V8
PD
CLK
REF
Pin
Type
I(PU)
I(PU)
Power
X1
X2
Power
I(PU)
Input
Output
Output
Pin Description
Reference divider word input pins.
Select pins for output divider. See table on page 4.
Connect to VDD.
Crystal connection. Connect to a parallel resonant fundamental crystal or input clock.
Crystal connection. Connect to a crystal or leave unconnected for clock.
Connect to ground.
VCO divider word input pins.
Power-down. Active low. Turns off entire chip when low. Clock outputs stop low.
PLL output clock.
Reference output. Buffered crystal oscillator (or clock) output.
KEY: I(PU) = Input with internal pull-up resistor; X1, X2 = crystal connections
IDT™ / ICS™
LVCMOS USER CONFIGURABLE CLOCK
2
ICS525-07/08 REV B 031706
ICS525-07/08
LVCMOS USER CONFIGURABLE CLOCK
CLOCK MULTIPLIER
Pin Assignment (ICS525-08)
R5
S3
S0
S1
S2
VDD
X1/ICLK
X2
GND
V0
V1
V2
V3
V4
1
2
3
4
5
6
7
8
9
10
11
12
13
14
28
27
26
25
24
23
22
21
20
19
18
17
16
15
R4
R3
R2
R1
R0
VDD
REF
CLK
GND
PD
V8
V7
V6
V5
Pin Descriptions (ICS525-08)
Pin
Number
1, 24-28
2, 3, 4, 5
6, 23
7
8
9, 20
10 - 18
19
21
22
Pin
Name
R5, R0-R4
S0, S1, S2,
S3
VDD
X1/ICLK
X2
GND
V0 - V8
PD
CLK
REF
Pin
Type
I(PU)
I(PU)
Power
X1
X2
Power
I(PU)
Input
Output
Output
Pin Description
Reference divider word input pins.
Select pins for output divider. See table on page 4.
Connect to VDD.
Crystal connection. Connect to a parallel resonant fundamental crystal or input clock.
Crystal connection. Connect to a crystal or leave unconnected for clock.
Connect to ground.
VCO divider word input pins.
Power-down. Active low. Turns off entire chip when low. Clock outputs stop low.
PLL output clock.
Reference output. Buffered crystal oscillator (or clock) output.
IDT™ / ICS™
LVCMOS USER CONFIGURABLE CLOCK
3
ICS525-07/08 REV B 031706
ICS525-07/08
LVCMOS USER CONFIGURABLE CLOCK
CLOCK MULTIPLIER
Output Frequency and Output Divider Table (ICS525-07)
Output Frequency Range (MHz)
S2
S1
S0 CLK Output
Pin 5 Pin 4 Pin 3
Divider
Min
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
12
2
16
4
5
7
1
3
6
37
5
20
15
11
75
25
VDD = 2.5 V
Max
20.8
125
15.63
62.5
50
35.7
250
83.33
VDD = 1.8 V
Min
6
37
5
20
15
11
75
25
Max
16
100
12.5
50
40
28
200
66
Output Frequency and Output Divider Table (ICS525-08)
Output Frequency Range (MHz)
S3
S2
S1
S0 CLK Output
Pin 2 Pin 5 Pin 4 Pin 3
Divider
Min
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
2
3
4
5
7
8
9
10
11
13
14
15
17
19
48
128
75
50
38
30
21.4
18.7
16.7
15
13.6
11.5
10.7
10
8.8
7.9
3.0
1.2
VDD = 2.5 V
Max
250
167
125
100
71
62
55
50
45
38
35
33
29.4
26.3
10.4
3.9
VDD = 1.8 V
Min
75
50
38
30
21.4
18.7
16.7
15
13.6
11.5
10.7
10
8.8
7.9
3.0
1.2
Max
200
133
100
80
57
50
44
40
36
30
28.5
26.6
23.5
21
8.3
3.9
IDT™ / ICS™
LVCMOS USER CONFIGURABLE CLOCK
4
ICS525-07/08 REV B 031706
ICS525-07/08
LVCMOS USER CONFIGURABLE CLOCK
CLOCK MULTIPLIER
External Components/Crystal
Selection
Decoupling Capacitors
The ICS525-07/08 require two 0.01µF decoupling
capacitors to be connected between VDD and GND,
one on each side of the chip. The capacitor must be
connected close to the device to minimize lead
inductance.
ICS525-08
150MHz
<
V
*
f
IN
R
<
400MHz
(1.8 V)
500MHz
(2.5 V)
The phase detector must be kept in its operating range
according to this equation:
250kHz
<
f
IN
R
Crystal Load Capacitors
The approximate total on-chip capacitance for a crystal
is 16 pF, so a parallel resonant, fundamental mode
crystal with this value of load (correlation) capacitance
should be used. For crystals with a specified load
capacitance greater than 16 pF, crystal capacitors may
be connected from each of the pins X1 and X2 to
Ground as shown in the block diagram. The value (in
pF) of these crystal caps should be (CL -16)*2, where
CL is the crystal load capacitance in pF. These external
capacitors are only required for applications where the
exact frequency is critical. For a clock input, connect to
X1 and leave X2 unconnected (no capacitors on either).
Optimum values for
V, R,
and
OD
are found iteratively
by applying the above equations. Choosing a smaller
value of
R
will give better jitter. A calculator program is
available on the ICS website to automate the process.
After determining
V, R,
and
OD,
convert them to the pin
address.
V8...0 = binary(V - 8)
Example: V = 17, V8...0 = 000001001
For the ICS525-07, R6...0 = binary(R - 2)
Example: R = 15, R6...0 = 0001101
For the ICS525-08, R5...0 - binary(R)
Example: R = 15, R5...0 = 001101
S2...0 or S3...0 is configured according to the tables on
page 4. All of the configuration pins have on-chip pull-up
resistors, so pins can be floated to generate a “1”, or
tied to ground for a “0”. They can also be driven directly
by logic signals.
Configuring the Frequency
The ICS525-07/08 output frequency is determined by
its internal dividers according to this equation:
V
*
f
IN
R
*
OD
f
OUT
=
V
is the feedback divider and can be 8, 9, 10, 12...519
(not 11).
For the ICS525-07,
R
is the reference divider and can
be 2, 3, 4...129.
For the ICS525-08,
R
can be 1, 2...64.
For the ICS525-07,
OD
can be 1, 2, 3, 4, 5, 7, 12, or 16.
For the ICS525-08,
OD
can be 2, 3, 4, 5, 7, 8, 9, 10, 11,
13, 14, 15, 17, 19, 48, or 128.
The VCO must be kept in its operating range according
to this equation:
ICS525-07
75MHz
<
V
*
f
IN
200MHz
(1.8 V)
<
250MHz
(2.5 V)
R
Output Termination
The output driver impedance is approximately 17 ohms.
Use a 33 ohm series termination resistor on each
output to match a 50 ohm trace.
Reference Source
The initial accuracy and temperature stability of the
output frequency is determined by the reference
frequency source, the crystal, or the input clock. The
PLL will track the input frequency, so if the crystal is
running at +5 ppm the CLK frequency will also be +5
ppm. A low amplitude sinusoidal reference (such as the
1 V p-p signal from a TCXO) can be used by the AC
coupling it to the X1 pin with a 0.1 µF capacitor. The X1
pin is self-biasing.
IDT™ / ICS™
LVCMOS USER CONFIGURABLE CLOCK
5
ICS525-07/08 REV B 031706

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 181  90  1311  276  1966  4  2  27  6  40 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved