电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CMRT-67025L-25

产品描述Dual-Port SRAM, 8KX16, 25ns, CMOS, PQFP100, VQFP-100
产品类别存储    存储   
文件大小258KB,共23页
制造商Atmel (Microchip)
下载文档 详细参数 全文预览

CMRT-67025L-25概述

Dual-Port SRAM, 8KX16, 25ns, CMOS, PQFP100, VQFP-100

CMRT-67025L-25规格参数

参数名称属性值
厂商名称Atmel (Microchip)
零件包装代码QFP
包装说明LFQFP,
针数100
Reach Compliance Codeunknown
ECCN代码EAR99
最长访问时间25 ns
JESD-30 代码S-PQFP-G100
长度14 mm
内存密度131072 bit
内存集成电路类型DUAL-PORT SRAM
内存宽度16
功能数量1
端子数量100
字数8192 words
字数代码8000
工作模式ASYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织8KX16
封装主体材料PLASTIC/EPOXY
封装代码LFQFP
封装形状SQUARE
封装形式FLATPACK, LOW PROFILE, FINE PITCH
并行/串行PARALLEL
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式GULL WING
端子节距0.5 mm
端子位置QUAD
宽度14 mm

文档预览

下载PDF文档
MATRA MHS
M 67025
8 K
×
16 CMOS Dual Port RAM
Introduction
The M 67025 is a very low power CMOS dual port static
RAM organised as 8192
×
16. The M 67025 is designed
to be used as a stand-alone 16 bit dual port RAM or as a
combination MASTER/SLAVE dual port for 32 bit or
more
width
systems.
The
MATRA-MHS
MASTER/SLAVE dual port approach in memory system
applications results in full speed, error free operation
without the need of an additional discrete logic.
Master and slave devices provide two independant ports
with separate control, address and I/O pins that permit
independant, asynchronous access for reads and writes to
any location in the memory. An automatic power down
feature controlled by CS permits the on-chip circuitry of
each port in order to enter a very low stand by power
mode.
Using an array of eigh transistors (8T) memory cell and
fabricated with the state of the art 0.65
µ
lithography
named SCMOS, the M 67025 combines an extremely low
standby supply current (typ = 1.0
µA)
with a fast access
time at 20 ns over the full temperature range. All versions
offer battery backup data retention capability with a
typical power consumption at less than 5
µW.
For military/space applications that demand superior
levels of performance and reliability the M 67025 is
processed according to the methods of the latest revision
of the MIL STD 883 (class B or S) and/or ESA SCC 9000.
Features
D
Fast access time : 20/25/30/35/45/55 ns
D
Wide temperature range :
–55
°C
to +125
°C
D
67025 L low power
67025 V very low power
D
Separate upper byte and lower byte control for multiplexed
bus compatibility
D
Expandable data bus to 32 bits or more using master/slave
chip select when using more than one device
D
On chip arbitration logic
D
Versatile pin select for master or slave :
– M/S = H for busy output flag on master
– M/S = L for busy input flag on slave
D
INT flag for port to port communication
D
Full hardware support of semaphore signaling between ports
D
Fully asynchronous operation from either port
D
Battery back-up operation : 2 V data retention
D
TTL compatible
D
Single 5 V
±
10 % power supply
D
For 3.3 V version, please consult sales
Rev. D (29/09/95)
1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 203  1776  2784  2128  1233  5  36  57  43  25 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved