电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

874005AGT

产品描述PLL Based Clock Driver, 874005 Series, 5 True Output(s), 0 Inverted Output(s), PDSO24, 4.40 X 7.80 MM, 0.92 MM HEIGHT, MO-153, TSSOP-24
产品类别逻辑    逻辑   
文件大小556KB,共15页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 选型对比 全文预览

874005AGT概述

PLL Based Clock Driver, 874005 Series, 5 True Output(s), 0 Inverted Output(s), PDSO24, 4.40 X 7.80 MM, 0.92 MM HEIGHT, MO-153, TSSOP-24

874005AGT规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码TSSOP
包装说明4.40 X 7.80 MM, 0.92 MM HEIGHT, MO-153, TSSOP-24
针数24
Reach Compliance Codenot_compliant
ECCN代码EAR99
系列874005
输入调节DIFFERENTIAL
JESD-30 代码R-PDSO-G24
JESD-609代码e0
长度7.8 mm
逻辑集成电路类型PLL BASED CLOCK DRIVER
湿度敏感等级1
功能数量1
反相输出次数
端子数量24
实输出次数5
最高工作温度70 °C
最低工作温度
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码TSSOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度)240
认证状态Not Qualified
Same Edge Skew-Max(tskwd)0.09 ns
座面最大高度1.2 mm
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
温度等级COMMERCIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式GULL WING
端子节距0.65 mm
端子位置DUAL
处于峰值回流温度下的最长时间20
宽度4.4 mm
最小 fmax98 MHz

874005AGT文档预览

PCI Express™ Jitter Attenuator
ICS874005
DATA SHEET
G
ENERAL
D
ESCRIPTION
The ICS874005 is a high performance Differential-to-LVDS
Jitter Attenuator designed for use in PCI Express systems.
In some PCI Express systems, such as those found in
desktop PCs, the PCI Express clocks are generated from a
low bandwidth, high phase noise PLL frequency
synthesizer. In these systems, a jitter attenuator may be
required to attenuate high frequency random and
deterministic jitter components from the PLL synthesizer
and from the system board. The ICS874005 has 3 PLL
bandwidth modes: 200kHz, 400kHz, and 800kHz. The
200kHz mode will provide maximum jitter attenuation, but
with higher PLL tracking skew and spread spectrum
modulation from the motherboard synthesizer may be
attenuated. The 400kHz provides an intermediate
bandwidth that can easily track triangular spread profiles,
while providing good jitter attenuation. The 800kHz
bandwidth provides the best tracking skew and will pass
most spread profiles, but the jitter attenuation will not be
as good as the lower bandwidth modes. Because some
2.5Gb serdes have x20 multipliers while others have than
x25 multipliers, the 874005 can be set for 1:1 mode or 5/4
multiplication mode (i.e. 100MHz input/125MHz output)
using the F_SEL pins.
The ICS874005 uses IDT’s 3
rd
Generation FemtoClock
®
PLL technology to achive the lowest possible phase noise.
The device is packaged in a 24 Lead TSSOP package,
making it ideal for use in space constrained applications
such as PCI Express add-in cards.
F
EATURES
Five differential LVDS output pairs
One differential clock input
CLK and nCLK supports the following input types:
LVPECL, LVDS, LVHSTL, SSTL, HCSL
Output frequency range: 98MHz - 160MHz
Input frequency range: 98MHz - 128MHz
VCO range: 490MHz - 640MHz
Cycle-to-cycle jitter: 30ps (maximum)
3.3V operating supply
3 bandwidth modes allow the system designer to make
jitter attenuation/tracking skew design trade-offs
0°C to 70°C ambient operating temperature
Available in both standard and lead-free RoHS compliant
packages
PLL B
ANDWIDTH
BW_SEL
0 = PLL Bandwidth: ~200kHz
Float = PLL Bandwidth: ~400kHz (Default)
1 = PLL Bandwidth: ~800kHz
B
LOCK
D
IAGRAM
OEA
Pullup
F_SELA
Pulldown
BW_SEL
Float
0=
~200kHz
Float = ~400kHz
1=
~800kHz
QA0
P
IN
A
SSIGNMENT
nQB2
nQA1
QA1
V
DDO
QA0
nQA0
MR
BW_SEL
V
DDA
F_SELA
V
DD
OEA
nQB0
QB1
F_SELA
0 5
(default)
1 4
nQA0
QA1
CLK
Pulldown
nCLK
Pullup
Phase
Detector
VCO
490 - 640MHz
F_SELB
0 5
(default)
1 4
nQA1
QB0
1
2
3
4
5
6
7
8
9
10
11
12
24
23
22
21
20
19
18
17
16
15
14
13
QB2
V
DDO
QB1
nQB1
QB0
nQB0
F_SELB
OEB
GND
GND
nCLK
CLK
ICS874005
24-Lead TSSOP
4.40mm x 7.8mm x 0.92mm
package body
M = 5
(fixed)
nQB1
QB2
G Package
Top View
nQB2
F_SELB
Pulldown
MR
Pulldown
OEB
Pullup
ICS874005AG REVISION B JANUARY 12, 2012
1
©
2012 Integrated Device Technology, Inc.
ICS874005 Data Sheet
PCI EXPRESS ™ JITTER ATTENUATOR
T
ABLE
1. P
IN
D
ESCRIPTIONS
Number
1, 24
2, 3
4, 23
5, 6
7
Name
nQB2, QB2
nQA1, QA1
V
DDO
QA0, nQA0
MR
Type
Output
Output
Power
Output
Input
Description
Differential output pair. LVDS interface levels.
Differential output pair. LVDS interface levels.
Output supply pins.
Differential output pair. LVDS interface levels.
Active HIGH Master Reset. When logic HIGH, the internal dividers are
reset causing the true outputs (nQx) to go low and the inverted outputs
Pulldown
(Qx) to go high. When logic LOW, the internal dividers and the outputs
are enabled. LVCMOS/LVTTL interface levels.
Pullup/
PLL Bandwidth input. See Table 3B.
Pulldown
Analog supply pin.
Frequency select pin for QAx,nQAx outputs.
Pulldown
LVCMOS/LVTTL interface levels.
Core supply pin.
Output enable pin for QA pins. When HIGH, the QAx/nQAx outputs are
Pullup
active. When LOW, the QAx,nQAx outputs are in a high impedance
state. LVCMOS/LVTTL interface levels.
Pulldown Non-inverting differential clock input.
Pullup
Inverting differential clock input.
Power supply ground.
Output enable pin for QB pins. When HIGH, the QBx/nQBx outputs are
Pullup
active. When LOW, the QBx,nQBx outputs are in a high impedance
state. LVCMOS/LVTTL interface levels.
Frequency select pin for QBx,nQBx outputs.
Pulldown
LVCMOS/LVTTL interface levels.
Differential output pair. LVDS interface levels.
Differential output pair. LVDS interface levels.
8
9
10
11
12
13
14
15, 16
17
18
19, 20
21, 22
BW_SEL
V
DDA
F _S E LA
V
DD
OEA
C LK
nCLK
GND
OEB
F _S E LB
nQB0, QB0
nQB1, QB1
Input
Power
Input
Power
Input
Input
Input
Power
Input
Input
Output
Output
NOTE:
Pullup
and
Pulldown
refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.
T
ABLE
2. P
IN
C
HARACTERISTICS
Symbol
C
IN
R
PULLUP
R
PULLDOWN
Parameter
Input Capacitance
Input Pullup Resistor
Input Pulldown Resistor
Test Conditions
Minimum
Typical
4
51
51
Maximum
Units
pF
T
ABLE
3A. O
UTPUT
E
NABLE
F
UNCTION
T
ABLE
Inputs
OEA/OEB
0
1
HiZ
Enabled
Outputs
QAx/nQAx
QBx/nQBx
HiZ
Enabled
T
ABLE
3B. PLL B
ANDWIDTH
/PLL B
YPASS
C
ONTROL
Inputs
PLL_BW
0
1
Float
PLL
Bandwidth
~200kHz
~800kHz
~400kHz
ICS874005AG REVISION B JANUARY 12, 2012
2
©
2012 Integrated Device Technology, Inc.
ICS874005 Data Sheet
PCI EXPRESS ™ JITTER ATTENUATOR
A
BSOLUTE
M
AXIMUM
R
ATINGS
Supply Voltage, V
DD
Inputs, V
I
Outputs, V
O
Package Thermal Impedance,
θ
JA
Storage Temperature, T
STG
4.6V
-0.5V to V
DD
+ 0.5 V
-0.5V to V
DDO
+ 0.5V
70°C/W (0 lfpm)
-65°C to 150°C
NOTE: Stresses beyond those listed under Absolute
Maximum Ratings may cause permanent damage to the
device. These ratings are stress specifications only. Functional
operation of product at these conditions or any conditions be-
yond those listed in the
DC Characteristics
or
AC Character-
istics
is not implied. Exposure to absolute maximum rating
conditions for extended periods may affect product reliability.
T
ABLE
4A. P
OWER
S
UPPLY
DC C
HARACTERISTICS
,
V
DD
= V
DDA
= V
DDO
= 3.3V±5%, T
A
= 0°C
TO
70°C
Symbol
V
DD
V
DDA
V
DDO
I
DD
I
DDA
I
DDO
Parameter
Core Supply Voltage
Analog Supply Voltage
Output Supply Voltage
Power Supply Current
Analog Supply Current
Output Supply Current
Test Conditions
Minimum
3.135
3.135
3.135
Typical
3.3
3.3
3.3
Maximum
3.465
3.465
3.465
85
15
115
Units
V
V
V
mA
mA
mA
T
ABLE
4B. LVCMOS/LVTTL DC C
HARACTERISTICS
,
V
DD
= V
DDA
= V
DDO
= 3.3V±5%, T
A
= 0°C
TO
70°C
Symbol Parameter
V
IH
Input High Voltage
OEA, OEB, MR,
F_SELA, F_SELB
BW_SEL
Input Low Voltage
Input Mid Voltage
Input High Current
OEA, OEB, MR,
F_SELA, F_SELB
BW_SEL
BW_SEL
OEA, OEB
F_SELA, F_SELB
MR, BW_SEL
BW_SEL,
OEA, OEB
MR,
F_SELA, F_SELB
V
DD
= V
IN
= 3.465V
V
DD
= V
IN
= 3.465V
V
DD
= 3.465V, V
IN
= 0V
V
DD
= 3.465V, V
IN
= 0V
-150
-5
V
DD
/2 - 0.1
Test Conditions
Minimum
2
V
DD
- 0.4
-0.3
0.8
0.4
V
DD
/2 + 0.1
5
150
Typical
Maximum
V
DD
+ 0.3
Units
V
V
V
V
V
μ
A
μ
A
μ
A
μ
A
V
IL
V
IM
I
IH
I
IL
Input Low Current
ICS874005AG REVISION B JANUARY 12, 2012
3
©
2012 Integrated Device Technology, Inc.
ICS874005 Data Sheet
PCI EXPRESS ™ JITTER ATTENUATOR
T
ABLE
4C. D
IFFERENTIAL
DC C
HARACTERISTICS
,
V
DD
= V
DDA
= V
DDO
= 3.3V±5%, T
A
= 0°C
TO
70°C
Symbol
I
IH
I
IL
V
PP
Parameter
Input High Current
Input Low Current
C LK
nCLK
C LK
nCLK
Test Conditions
V
DD
= V
IN
= 3.465V
V
DD
= V
IN
= 3.465V
V
DD
= V
IN
= 3.465V
V
DD
= V
IN
= 3.465V
-5
-150
0.15
1.3
V
DD
- 0.85
Minimum
Typical
Maximum
150
5
Units
μ
A
μ
A
μ
A
μ
A
V
V
Peak-to-Peak Input Voltage
Common Mode Input Voltage; NOTE 1, 2
GND + 0.5
V
CMR
NOTE 1: Common mode voltage is defined as V
IH
.
NOTE 2: For single ended applications, the maximum input voltage for CLK, nCLK is V
DD
+ 0.3V.
T
ABLE
4D. LVDS DC C
HARACTERISTICS
,
V
DD
= V
DDA
= V
DDO
= 3.3V±5%, T
A
= 0°C
TO
70°C
Symbol
V
OD
Δ
V
OD
V
OS
Δ
V
OS
Parameter
Differential Output Voltage
V
OD
Magnitude Change
Offset Voltage
V
OS
Magnitude Change
1.2
1.35
Test Conditions
Minimum
275
Typical
375
Maximum
485
50
1.5
50
Units
mV
mV
V
mV
T
ABLE
5. AC C
HARACTERISTICS
,
V
DD
= V
DDA
= V
DDO
= 3.3V±5%, T
A
= 0°C
TO
70°C
Symbol
f
MAX
t
jit(cc)
t
sk(o)
t
R
/ t
F
odc
Parameter
Output Frequency
Cycle-to-Cycle Jitter, NOTE 1
Output Skew; NOTE 2, 3
Output Rise/Fall Time
Output Duty Cycle
20% to 80%
300
48
Test Conditions
Minimum
98
15
Typical
Maximum
160
30
90
550
52
Units
MHz
ps
ps
ps
%
NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established
when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet
specifications after thermal equilibrium has been reached under these conditons.
NOTE 1: This parameter is defined in accordance with JEDEC Standard 65.
NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions.
Measured at V
DDO
/2.
NOTE 3: These parameters are guaranteed by characterization. Not tested in production.
ICS874005AG REVISION B JANUARY 12, 2012
4
©
2012 Integrated Device Technology, Inc.
ICS874005 Data Sheet
PCI EXPRESS ™ JITTER ATTENUATOR
P
ARAMETER
M
EASUREMENT
I
NFORMATION
V
DD,
V
DDO
V
DDA
V
DD
3.3V±5%
POWER SUPPLY
Float GND
+
Qx
SCOPE
nCLK
V
PP
LVDS
nQx
Cross Points
V
CMR
CLK
GND
3.3V LVDS O
UTPUT
L
OAD
AC T
EST
C
IRCUIT
nQA0, nQA1
nQB0:nQB2
QA0, QA1
QB0:QB2
D
IFFERENTIAL
I
NPUT
L
EVEL
nQx
Qx
t
jit(cc) =
t
cycle n –
t
cycle n+1
1000 Cycles
C
YCLE
-
TO
-C
YCLE
J
ITTER
80%
Clock
Outputs
20%
t
R
t
F
O
UTPUT
R
ISE
/F
ALL
T
IME
V
DD
out
DC Input
LVDS
100
V
OD
/Δ V
OD
out
out
V
OS
/Δ V
OS
D
IFFERENTIAL
O
UTPUT
V
OLTAGE
S
ETUP
O
FFSET
V
OLTAGE
S
ETUP
ICS874005AG REVISION B JANUARY 12, 2012
5
©
2012 Integrated Device Technology, Inc.
t
cycle n
t
cycle
n+1
nQy
Qy
tsk(o)
O
UTPUT
S
KEW
nQA0, nQA1
nQB0:nQB2
80%
V
SW I N G
20%
QA0, QA1
QB0:QB2
t
PW
t
PERIOD
odc =
t
PW
t
PERIOD
x 100%
O
UTPUT
D
UTY
C
YCLE
/P
ULSE
W
IDTH
/P
ERIOD
V
DD
out
DC Input
LVDS

874005AGT相似产品对比

874005AGT 874005AG
描述 PLL Based Clock Driver, 874005 Series, 5 True Output(s), 0 Inverted Output(s), PDSO24, 4.40 X 7.80 MM, 0.92 MM HEIGHT, MO-153, TSSOP-24 PLL Based Clock Driver, 874005 Series, 5 True Output(s), 0 Inverted Output(s), PDSO24, 4.40 X 7.80 MM, 0.92 MM HEIGHT, MO-153, TSSOP-24
是否无铅 含铅 含铅
是否Rohs认证 不符合 不符合
厂商名称 IDT (Integrated Device Technology) IDT (Integrated Device Technology)
零件包装代码 TSSOP TSSOP
包装说明 4.40 X 7.80 MM, 0.92 MM HEIGHT, MO-153, TSSOP-24 4.40 X 7.80 MM, 0.92 MM HEIGHT, MO-153, TSSOP-24
针数 24 24
Reach Compliance Code not_compliant not_compliant
ECCN代码 EAR99 EAR99
系列 874005 874005
输入调节 DIFFERENTIAL DIFFERENTIAL
JESD-30 代码 R-PDSO-G24 R-PDSO-G24
JESD-609代码 e0 e0
长度 7.8 mm 7.8 mm
逻辑集成电路类型 PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER
湿度敏感等级 1 1
功能数量 1 1
端子数量 24 24
实输出次数 5 5
最高工作温度 70 °C 70 °C
输出特性 3-STATE 3-STATE
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 TSSOP TSSOP
封装形状 RECTANGULAR RECTANGULAR
封装形式 SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度) 240 240
认证状态 Not Qualified Not Qualified
Same Edge Skew-Max(tskwd) 0.09 ns 0.09 ns
座面最大高度 1.2 mm 1.2 mm
最大供电电压 (Vsup) 3.465 V 3.465 V
最小供电电压 (Vsup) 3.135 V 3.135 V
标称供电电压 (Vsup) 3.3 V 3.3 V
表面贴装 YES YES
温度等级 COMMERCIAL COMMERCIAL
端子面层 Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15)
端子形式 GULL WING GULL WING
端子节距 0.65 mm 0.65 mm
端子位置 DUAL DUAL
处于峰值回流温度下的最长时间 20 20
宽度 4.4 mm 4.4 mm
最小 fmax 98 MHz 98 MHz
python实现简单爬虫功能-爬去网页图片
python实现简单爬虫功能 在我们日常上网浏览网页的时候,经常会看到一些好看的图片,我们就希望把这些图片保存下载,或者用户用来做桌面壁纸,或者用来做设计的素材。  我们最常规的做法就 ......
windworld ARM技术
互联网时代的智能设备
近年来,Internet得到了飞速发展与普及应用,而作为其核心技术的IP协议体系在数据网络架构中的统治地位已得到了广泛认同。同时,随着IP技术的发展,一些科技智能设备也相继上市。 网络电源控制 ......
电力娃 无线连接
台湾父亲写给抗议女儿的一封信
最近台湾发生的事情大家都有所耳闻,转发一个观点。希望坛子里关于技术和实事的讨论,也有好的气氛。 女兒: 寒夜打開FB,發覺至少有15個以前的學生還瑟坐在中山南路的街頭,連才上大一的妳, ......
mmmllb 聊聊、笑笑、闹闹
UC3842的医疗开关电源设计方案
UC3842是一种高性能的固定频率电流型控制器,鉴于此,本文提出了一种基于UC3842的医疗开关电源设计方案。该方案中的开关电源设计采用单端反激式结构,实现90-264Vac供电,12V的直流输出, ......
qwqwqw2088 模拟与混合信号
八足机器人demo,呵呵 分享下
20186 http://v.youku.com/v_show/id_XMTAwNzg4Mjc2.html 八足机器人demo...
soso 机器人开发
DSP2000系列数据类型和大小问题
在ccs中编写代码时,比如我们使用了unsigned char型数据,但在仿真的时候发现它不是8bit的,如下图所示 350399 这说明我们没有搞懂DSP中的数据类型和大小,下图将会帮助我们弄清楚这些问 ......
Jacktang 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 907  963  870  299  2543  13  41  5  15  10 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved