电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74LVC1G123DC

产品描述Single retriggerable monostable multivibrator
文件大小1MB,共31页
制造商Philips Semiconductors (NXP Semiconductors N.V.)
官网地址https://www.nxp.com/
下载文档 选型对比 全文预览

74LVC1G123DC概述

Single retriggerable monostable multivibrator

文档预览

下载PDF文档
74LVC1G123
Single retriggerable monostable multivibrator; Schmitt trigger
inputs
Rev. 4 — 27 November 2013
Product data sheet
1. General description
The 74LVC1G123 is a single retriggerable monostable multivibrator with Schmitt trigger
inputs. Output pulse width is controlled by three methods:
1. The basic pulse is programmed by selection of an external resistor (R
EXT
) and
capacitor (C
EXT
).
2. Once triggered, the basic output pulse width may be extended by retriggering the
gated active LOW-going edge input (A) or the active HIGH-going edge input (B). By
repeating this process, the output pulse period (Q = HIGH) can be made as long as
desired. Alternatively an output delay can be terminated at any time by a LOW-going
edge on input CLR, which also inhibits the triggering.
3. An internal connection from CLR to the input gates makes it possible to trigger the
circuit by a HIGH-going signal at input CLR.
Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these
devices as translators in a mixed 3.3 V and 5 V environment. Schmitt trigger inputs,
makes the circuit highly tolerant to slower input rise and fall times.
This device is fully specified for partial power-down applications using I
OFF
. The I
OFF
circuitry disables the output, preventing the damaging backflow current through the device
when it is powered down.
2. Features and benefits
Wide supply voltage range from 1.65 V to 5.5 V
High noise immunity
24
mA output drive (V
CC
= 3.0 V)
CMOS low power consumption
DC triggered from active HIGH or active LOW inputs
Retriggerable for very long pulses up to 100 % duty factor
Direct reset terminates output pulse
Schmitt trigger on all inputs
Complies with JEDEC standard:
JESD8-7 (1.65 V to 1.95 V)
JESD8-5 (2.3 V to 2.7 V)
JESD8-B/JESD36 (2.7 V to 3.6 V)
Power-on-reset on outputs
Latch-up performance exceeds 100 mA
Direct interface with TTL levels

74LVC1G123DC相似产品对比

74LVC1G123DC 74LVC1G123 74LVC1G123GD 74LVC1G123GF 74LVC1G123GN 74LVC1G123GS 74LVC1G123GT
描述 Single retriggerable monostable multivibrator Single retriggerable monostable multivibrator Single retriggerable monostable multivibrator Single retriggerable monostable multivibrator Single retriggerable monostable multivibrator Single retriggerable monostable multivibrator Single retriggerable monostable multivibrator
想用LV做示波器
有人想做用LV做的数字示波器吗?我最近想搞一个,请大虾们支持下O(∩_∩)O~...
小宇 DIY/开源硬件专区
智能用电监控、保护系统创意进度帖+间隔定时器
瑞萨的定时器具有自身特色。由TAU0、TMRJ0、TMRD0、TMRD1、TMRG0组成,这些定时器除了一般的定时功能外,还和外部部分接口关联,扩展了应用。如PWM、计数器等。 在前面的“智能用电监控、保护 ......
ltbytyn 瑞萨MCU/MPU
NK.BIN生成时出错,帮忙解决下
下面是错误信息 Error: failed PB timebomb check makeimg: FATAL ERROR: Command returned non-zero exit code 1 (dec). makeimg: FATAL ERROR: Command returned non-zero exit code 1 (de ......
zhangzhenyuan 嵌入式系统
开发环境搭建,是厂家多费点心?还是开发者需要更多的知识。
最近参与了十几款的开发板测评,一路下来,电脑硬盘暴表,桌面IDE找得眼花,建了N个开发环境,虚拟机也装了好几个。基本上拿到一块开发板,从头学习到建好开发环境,最不顺的需一个星期,但 ......
lugl4313820 聊聊、笑笑、闹闹
请教,功放输出波形比输入波形相位差了180多。是咋回事呢?
输入波形起始相位时0度,输出变成了180度了。是杂回事呢?谢谢 。 442901 ...
justbxz 无线连接
学习STM32,必学滴答定时器
一个正常运行的电路系统需要一个时基,这个时基就好似人的心脏。在STM32系统中,充当这个时基的东东,我们称之为“系统滴答定时器”,英文名为Systick Time. 我们在51系列芯片的编程中,通 ......
ANTELETRON ARM技术

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 725  2555  1347  1771  1690  27  46  40  32  8 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved