电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71T75602S166BGI

产品描述ZBT SRAM, 512KX36, 3.5ns, CMOS, PBGA119, 14 X 22 MM, MS-028-AA, BGA-119
产品类别存储    存储   
文件大小497KB,共25页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 选型对比 全文预览

IDT71T75602S166BGI概述

ZBT SRAM, 512KX36, 3.5ns, CMOS, PBGA119, 14 X 22 MM, MS-028-AA, BGA-119

IDT71T75602S166BGI规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码BGA
包装说明BGA, BGA119,7X17,50
针数119
Reach Compliance Codenot_compliant
ECCN代码3A991.B.2.A
最长访问时间3.5 ns
其他特性PIPELINED ARCHITECTURE
最大时钟频率 (fCLK)166 MHz
I/O 类型COMMON
JESD-30 代码R-PBGA-B119
JESD-609代码e0
长度22 mm
内存密度18874368 bit
内存集成电路类型ZBT SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量119
字数524288 words
字数代码512000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织512KX36
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装等效代码BGA119,7X17,50
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)225
电源2.5 V
认证状态Not Qualified
座面最大高度2.36 mm
最大待机电流0.06 A
最小待机电流2.38 V
最大压摆率0.265 mA
最大供电电压 (Vsup)2.625 V
最小供电电压 (Vsup)2.375 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn63Pb37)
端子形式BALL
端子节距1.27 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间20
宽度14 mm

文档预览

下载PDF文档
512K x 36, 1M x 18
2.5V Synchronous ZBT™ SRAMs
2.5V I/O, Burst Counter
Pipelined Outputs
x
x
IDT71T75602
IDT71T75802
Features
512K x 36, 1M x 18 memory configurations
Supports high performance system speed - 225 MHz
(3.0 ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read
cycles
Internally synchronized output buffer enable eliminates the
need to control
OE
Single R/W (READ/WRITE) control pin
Positive clock-edge triggered address, data, and control
signal registers for fully pipelined applications
4-word burst capability (interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
Three chip enables for simple depth expansion
2.5V power supply (±5%)
2.5V I/O Supply (V
DDQ
)
Power down controlled by ZZ input
Boundary Scan JTAG Interface (IEEE 1149.1 Compliant)
Packaged in a JEDEC standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA)
Description
The IDT71T75602/802 are 2.5V high-speed 18,874,368-bit
(18 Megabit) synchronous SRAMs. They are designed to eliminate dead
bus cycles when turning the bus around between reads and writes, or
writes and reads. Thus, they have been given the name ZBT
TM
, or Zero
Bus Turnaround.
Address and control signals are applied to the SRAM during one
clock cycle, and two cycles later the associated data cycle occurs, be it
read or write.
The IDT71T75602/802 contain data I/O, address and control signal
registers. Output enable is the only asynchronous signal and can be used
to disable the outputs at any given time.
A Clock Enable
CEN
pin allows operation of the IDT71T75602/802
to be suspended as long as necessary. All synchronous inputs are ignored
when (CEN) is high and the internal device registers will hold their previous
values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the
user to deselect the device when desired. If any one of these three is not
asserted when ADV/LD is low, no new memory operation can be initiated.
x
x
x
x
x
x
x
x
x
x
x
x
Pin Description Summary
A
0
-A
19
CE
1
, CE
2
,
CE
2
OE
R/W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/LD
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
Advance burst address / Load new address
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Input
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
N/A
N/A
N/A
N/A
Asynchronous
Synchronous
Synchronous
Static
Static
MAY 2003
1
©2002 Integrated Device Technology, Inc.
DSC-5313/07
5313 tbl 01

IDT71T75602S166BGI相似产品对比

IDT71T75602S166BGI IDT71T75602S100BGI IDT71T75802S133BGI IDT71T75802S200BGI IDT71T75602S225BGI IDT71T75602S225PFI IDT71T75802S225BGI
描述 ZBT SRAM, 512KX36, 3.5ns, CMOS, PBGA119, 14 X 22 MM, MS-028-AA, BGA-119 ZBT SRAM, 512KX36, 5ns, CMOS, PBGA119, 14 X 22 MM, MS-028-AA, BGA-119 ZBT SRAM, 1MX18, 4.2ns, CMOS, PBGA119, 14 X 22 MM, MS-028-AA, BGA-119 ZBT SRAM, 1MX18, 3.2ns, CMOS, PBGA119, 14 X 22 MM, MS-028-AA, BGA-119 ZBT SRAM, 512KX36, 3ns, CMOS, PBGA119, 14 X 22 MM, MS-028-AA, BGA-119 ZBT SRAM, 512KX36, 3ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, MO-136DJ, TQFP-100 ZBT SRAM, 1MX18, 3ns, CMOS, PBGA119, 14 X 22 MM, MS-028-AA, BGA-119
是否Rohs认证 不符合 不符合 不符合 不符合 不符合 不符合 不符合
零件包装代码 BGA BGA BGA BGA BGA QFP BGA
包装说明 BGA, BGA119,7X17,50 BGA, BGA119,7X17,50 BGA, BGA119,7X17,50 BGA, BGA119,7X17,50 14 X 22 MM, MS-028-AA, BGA-119 14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, MO-136DJ, TQFP-100 14 X 22 MM, MS-028-AA, BGA-119
针数 119 119 119 119 119 100 119
Reach Compliance Code not_compliant not_compliant not_compliant not_compliant not_compliant not_compliant not_compliant
ECCN代码 3A991.B.2.A 3A991.B.2.A 3A991.B.2.A 3A991.B.2.A 3A991.B.2.A 3A991.B.2.A 3A991.B.2.A
最长访问时间 3.5 ns 5 ns 4.2 ns 3.2 ns 3 ns 3 ns 3 ns
其他特性 PIPELINED ARCHITECTURE PIPELINED ARCHITECTURE PIPELINED ARCHITECTURE PIPELINED ARCHITECTURE PIPELINED ARCHITECTURE PIPELINED ARCHITECTURE PIPELINED ARCHITECTURE
最大时钟频率 (fCLK) 166 MHz 100 MHz 133 MHz 200 MHz 225 MHz 225 MHz 225 MHz
I/O 类型 COMMON COMMON COMMON COMMON COMMON COMMON COMMON
JESD-30 代码 R-PBGA-B119 R-PBGA-B119 R-PBGA-B119 R-PBGA-B119 R-PBGA-B119 R-PQFP-G100 R-PBGA-B119
JESD-609代码 e0 e0 e0 e0 e0 e0 e0
长度 22 mm 22 mm 22 mm 22 mm 22 mm 20 mm 22 mm
内存密度 18874368 bit 18874368 bit 18874368 bit 18874368 bit 18874368 bit 18874368 bit 18874368 bit
内存集成电路类型 ZBT SRAM ZBT SRAM ZBT SRAM ZBT SRAM ZBT SRAM ZBT SRAM ZBT SRAM
内存宽度 36 36 18 18 36 36 18
湿度敏感等级 3 3 3 3 3 3 3
功能数量 1 1 1 1 1 1 1
端子数量 119 119 119 119 119 100 119
字数 524288 words 524288 words 1048576 words 1048576 words 524288 words 524288 words 1048576 words
字数代码 512000 512000 1000000 1000000 512000 512000 1000000
工作模式 SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
最高工作温度 85 °C 85 °C 85 °C 85 °C 85 °C 85 °C 85 °C
最低工作温度 -40 °C -40 °C -40 °C -40 °C -40 °C -40 °C -40 °C
组织 512KX36 512KX36 1MX18 1MX18 512KX36 512KX36 1MX18
输出特性 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 BGA BGA BGA BGA BGA LQFP BGA
封装等效代码 BGA119,7X17,50 BGA119,7X17,50 BGA119,7X17,50 BGA119,7X17,50 BGA119,7X17,50 QFP100,.63X.87 BGA119,7X17,50
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 GRID ARRAY GRID ARRAY GRID ARRAY GRID ARRAY GRID ARRAY FLATPACK, LOW PROFILE GRID ARRAY
并行/串行 PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL
峰值回流温度(摄氏度) 225 225 225 225 225 240 NOT SPECIFIED
电源 2.5 V 2.5 V 2.5 V 2.5 V 2.5 V 2.5 V 2.5 V
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
座面最大高度 2.36 mm 2.36 mm 2.36 mm 2.36 mm 2.36 mm 1.6 mm 2.36 mm
最小待机电流 2.38 V 2.38 V 2.38 V 2.38 V 2.38 V 2.38 V 2.38 V
最大供电电压 (Vsup) 2.625 V 2.625 V 2.625 V 2.625 V 2.625 V 2.625 V 2.625 V
最小供电电压 (Vsup) 2.375 V 2.375 V 2.375 V 2.375 V 2.375 V 2.375 V 2.375 V
标称供电电压 (Vsup) 2.5 V 2.5 V 2.5 V 2.5 V 2.5 V 2.5 V 2.5 V
表面贴装 YES YES YES YES YES YES YES
技术 CMOS CMOS CMOS CMOS CMOS CMOS CMOS
温度等级 INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL
端子面层 Tin/Lead (Sn63Pb37) Tin/Lead (Sn63Pb37) Tin/Lead (Sn63Pb37) Tin/Lead (Sn63Pb37) Tin/Lead (Sn63Pb37) Tin/Lead (Sn85Pb15) Tin/Lead (Sn63Pb37)
端子形式 BALL BALL BALL BALL BALL GULL WING BALL
端子节距 1.27 mm 1.27 mm 1.27 mm 1.27 mm 1.27 mm 0.65 mm 1.27 mm
端子位置 BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM QUAD BOTTOM
处于峰值回流温度下的最长时间 20 20 20 20 20 20 NOT SPECIFIED
宽度 14 mm 14 mm 14 mm 14 mm 14 mm 14 mm 14 mm
是否无铅 含铅 含铅 含铅 含铅 含铅 - -
厂商名称 IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) - IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology)
在超级终端里用AT指令实现GPRS上网的问题
我刚刚接触AT指令,在研究如何在超级终端里实现手动控制实现上网 我是初级用户,好像还没有分可送,只能先在心中感谢各位大侠了,以后有了分再报答。 我尽量把问题描述的清楚一点,请耐心看, ......
9043075 嵌入式系统
HB204160液晶
请问谁做过HB204160液晶的驱动程序???我用的是并口,最好是C程序。...
yzlsg 嵌入式系统
PCB化学镀镍液不稳定性的原因
一、化学镀镍液不稳定性的原因 1、气体从镀液内部缓慢地放出镀液开始自行分解时,气体不仅在镀件的表面放出,而且在整个镀液中缓慢而均匀地放出。   2、气体析出速度加剧出现上述 ......
方学放 PCB设计
基于C和C++的嵌入式系统编程
基于C和C++的嵌入式系统编程...
lorant 嵌入式系统
为什么定时器1管住了外部中断0?
当运行程序时,P0^0在闪? 程序如下: #include #include #define uchar unsigned char #define uint unsigned int sbit issue_exist_flag=P0^0; /*延时子程序*/ void dela ......
X5675602 51单片机
生成的nios 2 系统下问题
我做的一个简单系统 但是下载到板上是出现这个窗体 我实在是想不明白是怎么回事 以及怎么去解决 ...
wall_e FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2285  1163  662  648  1604  29  3  51  14  43 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved