电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

8402015AKILF

产品描述VFQFPN-32, Tray
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小443KB,共20页
制造商IDT (Integrated Device Technology)
标准  
下载文档 详细参数 选型对比 全文预览

8402015AKILF在线购买

供应商 器件名称 价格 最低购买 库存  
8402015AKILF - - 点击查看 点击购买

8402015AKILF概述

VFQFPN-32, Tray

8402015AKILF规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码VFQFPN
包装说明HVQCCN, LCC32,.2SQ,20
针数32
制造商包装代码NLG32P1
Reach Compliance Codecompliant
ECCN代码EAR99
Samacsys DescriptionVFQFP-N 5 X 5 NO LEAD
JESD-30 代码S-PQFP-G32
JESD-609代码e3
长度5 mm
湿度敏感等级3
端子数量32
最高工作温度85 °C
最低工作温度-40 °C
最大输出时钟频率125 MHz
封装主体材料PLASTIC/EPOXY
封装代码HVQCCN
封装等效代码LCC32,.2SQ,20
封装形状SQUARE
封装形式FLATPACK
峰值回流温度(摄氏度)260
电源3.3 V
主时钟/晶体标称频率25 MHz
认证状态Not Qualified
座面最大高度1 mm
最大压摆率36 mA
最大供电电压3.465 V
最小供电电压3.135 V
标称供电电压3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Matte Tin (Sn) - annealed
端子形式GULL WING
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度5 mm
uPs/uCs/外围集成电路类型CLOCK GENERATOR, OTHER

8402015AKILF文档预览

FemtoClock™ Crystal-to-LVDS/LVCMOS
Frequency
8402015
DATA SHEET
General Description
8402015 is a low phase noise Clock Synthesizer and is a member of
the high performance clock solutions from IDT. The device provides
three banks of outputs and a reference clock. Each bank can be
enabled by using output enable pins. A 25MHz or 50MHz, 18pF
parallel resonant crystal is used to generate 25MHz LVCMOS,
125MHz LVCMOS and 125MHz LVDS outputs. 8402015 is
packaged in a small, 32-pin VFQFN package that is optimum for
applications with space limitations.
Features
Three banks of outputs:
Bank A: three single-ended LVCMOS/LVTTL outputs at 25MHz
or 50MHz
Bank B: three single-ended LVCMOS/LVTTL outputs at 125MHz
Bank C: three differential LVDS outputs at 125MHz
Reference LVCMOS/LVTTL output at 25MHz
Crystal input frequency: 25MHz
Maximum output frequency: 125MHz
RMS phase jitter @ 125MHz, using a 25MHz crystal
(637kHz - 62.5MHz): 0.373ps (typical) LVDS output
RMS phase jitter @ 25MHz, using a 25MHz crystal
(12kHz - 1MHz): 0.64ps (typical) LVCMOS output
Full 3.3V supply mode
-40°C to 85°C ambient operating temperature
Available in lead-free (RoHS 6) package
Pin Assignment
XTAL_OUT
XTAL_IN
GND
GND
OE1
OE0
OE2
V
DDA
32 31 30 29 28 27 26 25
V
DDO_REF
REF_OUT
GND
GND
QA0
QA1
QA2
V
DDO_A
1
2
3
4
5
6
7
8
9
V
DDO_B
24
23
22
21
20
19
18
17
10 11 12 13 14 15 16
GND
GND
MR
QB0
QB1
QB2
V
DD
V
DDO_C
nQC2
QC2
nC1
QC1
nQC0
QC0
V
DDO_C
8402015
32-Lead VFQFN
5mm x 5mm x 0.925mm package body
K Package
Top View
8402015 Rev B 7/2/15
1
©2015 Integrated Device Technology, Inc.
8402015 DATA SHEET
Block Diagram
OE1 = Pullup
OE[2:0]
OE0, OE2 = Pulldown
3
OE
LOGIC
LVCMOS - 25MHz or
50MHz
QA0
QA1
QA2
÷10
÷20
25MHz
XTAL_IN
LVCMOS - 125MHz
OSC
XTAL_OUT
Phase
Detector
VCO
500MHz
QB0
QB1
QB2
÷4
÷20
LVDS - 125MHz
QC0
nQC0
÷4
QC1
nQC1
QC2
nQC2
MR
Pulldown
LVCMOS - 25MHz
REF_OUT
FEMTOCLOCK™ CRYSTAL-TO-LVDS/LVCMOS FREQUENCY
2
Rev B 7/2/15
8402015 DATA SHEET
Table 1. Pin Descriptions
Number
1
2
3, 4, 13, 16,
25, 32
5, 6, 7
8
9
10, 11, 12
14
15
17, 24
18, 19
20, 21
22, 23
26
27, 29
28
30, 31
Name
V
DDO_REF
REF_OUT
GND
QA0, QA1, QA2
V
DDO_A
V
DDO_B
QB0, QB1, QB2
MR
V
DD
V
DDO_C
QC0, nQC0
QC1, nQC1
QC2, nQC2
V
DDA
OE0, OE2
OE1
XTAL_IN,
XTAL_OUT
Power
Output
Power
Output
Power
Power
Output
Input
Power
Power
Output
Output
Output
Power
Input
Input
Input
Pulldown
Pullup
Pulldown
Type
Description
Output supply pin for REF_OUT output.
Reference clock output. LVCMOS/LVTTL interface levels.
Power supply ground.
Single-ended Bank A clock outputs.LVCMOS/LVTTL interface levels.
Power output supply pin for Bank A LVCMOS outputs.
Power output supply pin for Bank B LVCMOS outputs.
Single-ended Bank B clock outputs.LVCMOS/LVTTL interface levels.
Master reset, resets the internal dividers. During reset, LVCMOS outputs are pulled
LOW, and LVDS outputs are pulled LOW and HIGH (QCx pulled LOW, nQCx
pulled HIGH). LVCMOS/LVTTL interface levels.
Core supply pin.
Power output supply pin for Bank C LVDS outputs.
Differential Bank C clock outputs. LVDS interface levels.
Differential Bank C clock outputs. LVDS interface levels.
Differential Bank C clock outputs. LVDS interface levels.
Analog supply pin.
Output enable and configuration pins. See Table 3.
LVCMOS/LVTTL interface levels.
Output enable and configuration pin. See Table 3.
LVCMOS/LVTTL interface levels.
Crystal oscillator interface. XTAL_OUT is the output, XTAL_IN is the input.
NOTE:
Pullup and Pulldown
refer to internal input resistors. See Table 2,
Pin Characteristics,
for typical values.
Table 2. Pin Characteristics
Symbol
C
IN
C
PD
R
PULLUP
R
PULLDOWN
R
OUT
Parameter
Input Capacitance
Power Dissipation
Capacitance (per output)
Input Pullup Resistor
Input Pulldown Resistor
Output
Impedance
QA[0:2],
QB[0:2],
REF_OUT
V
DD
, V
DDO_A,
V
DDO_B,
V
DDO_C
= 3.465V
Test Conditions
Minimum
Typical
4
15
51
51
20
Maximum
Units
pF
pF
k
k
Rev B 7/2/15
3
FEMTOCLOCK™ CRYSTAL-TO-LVDS/LVCMOS FREQUENCY
8402015 DATA SHEET
Function Table
Table 3. OE Function and ConfigurationTable
Inputs
Bank A
OE2
0
0
0*
0
1
1
1
1
*Default
OE1
0
0
1*
1
0
0
1
1
OE0
0
1
0*
1
0
1
0
1
A0
25
25
25
25
50
25
50
Hi-Z
A1
Hi-Z
Hi-Z
25
25
Hi-Z
25
50
Hi-Z
A2
Hi-Z
Hi-Z
Hi-Z
25
Hi-Z
Hi-Z
Hi-Z
Hi-Z
B0
Hi-Z
125
Hi-Z
125
Hi-Z
125
Hi-Z
Hi-Z
Output Frequency (MHz)
Bank B
B1
Hi-Z
Hi-Z
Hi-Z
125
Hi-Z
125
Hi-Z
Hi-Z
B2
Hi-Z
Hi-Z
Hi-Z
125
Hi-Z
Hi-Z
Hi-Z
Hi-Z
C0
125
125
125
125
125
125
125
Hi-Z
Bank C
C1
Hi-Z
Hi-Z
125
125
Hi-Z
125
125
Hi-Z
C2
Hi-Z
Hi-Z
Hi-Z
125
Hi-Z
Hi-Z
Hi-Z
Hi-Z
FEMTOCLOCK™ CRYSTAL-TO-LVDS/LVCMOS FREQUENCY
4
Rev B 7/2/15
8402015 DATA SHEET
Absolute Maximum Ratings
NOTE: Stresses beyond those listed under
Absolute Maximum Ratings
may cause permanent damage to the device.
These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond
those listed in the
DC Characteristics or AC Characteristics
is not implied. Exposure to absolute maximum rating conditions for
extended periods may affect product reliability.
Item
Supply Voltage, V
DD
Inputs, V
I
Outputs, I
O
(LVCMOS)
Outputs, I
O
(LVDS)
Continuos Current
Surge Current
Operating Temperature Range, T
A
Package Thermal Impedance,
JA
Storage Temperature, T
STG
Rating
4.6V
-0.5V to V
DD
+ 0.5V
-0.5V to V
DDO_LVCMOS
+ 0.5V
10mA
15mA
-40C to +85C
37C/W (0 mps)
-65C to 150C
DC Electrical Characteristics
Table 4A. Power Supply DC Characteristics,
V
DD
= V
DDO_A
= V
DDO_B
= V
DDO_C
= V
DDO_REF
= 3.3V±5%, T
A
= -40°C to 85°C
Symbol
V
DD
V
DDA
Parameter
Core Supply Voltage
Analog Supply Voltage
Test Conditions
Minimum
3.135
V
DD
– 0.36
Typical
3.3
3.3
Maximum
3.465
V
DD
Units
V
V
V
DDO_A,
V
DDO_B,
Output Supply Voltage
V
DDO_C,
V
DDO_REF
I
DD
I
DDA
I
DDO_A,
I
DDO_B,
I
DDO_C,
I
DDO_REF
Power Supply Current
Analog Supply Current
3.135
3.3
3.465
V
30
36
mA
mA
Total Output Supply Current
Outputs Unused
26
mA
Rev B 7/2/15
5
FEMTOCLOCK™ CRYSTAL-TO-LVDS/LVCMOS FREQUENCY

8402015AKILF相似产品对比

8402015AKILF 8402015AKILF/W
描述 VFQFPN-32, Tray VFQFPN-32, Reel
Brand Name Integrated Device Technology Integrated Device Technology
是否无铅 不含铅 不含铅
是否Rohs认证 符合 符合
厂商名称 IDT (Integrated Device Technology) IDT (Integrated Device Technology)
零件包装代码 VFQFPN VFQFPN
包装说明 HVQCCN, LCC32,.2SQ,20 VFQFN-32
针数 32 32
制造商包装代码 NLG32P1 NLG32P1
Reach Compliance Code compliant compliant
ECCN代码 EAR99 EAR99
Samacsys Description VFQFP-N 5 X 5 NO LEAD VFQFP-N 5 X 5 NO LEAD
JESD-30 代码 S-PQFP-G32 S-XQCC-N32
JESD-609代码 e3 e3
长度 5 mm 5 mm
湿度敏感等级 3 3
端子数量 32 32
最高工作温度 85 °C 85 °C
最低工作温度 -40 °C -40 °C
最大输出时钟频率 125 MHz 125 MHz
封装主体材料 PLASTIC/EPOXY UNSPECIFIED
封装代码 HVQCCN HVQCCN
封装形状 SQUARE SQUARE
封装形式 FLATPACK CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
峰值回流温度(摄氏度) 260 260
主时钟/晶体标称频率 25 MHz 25 MHz
座面最大高度 1 mm 1 mm
最大供电电压 3.465 V 3.465 V
最小供电电压 3.135 V 3.135 V
标称供电电压 3.3 V 3.3 V
表面贴装 YES YES
技术 CMOS CMOS
温度等级 INDUSTRIAL INDUSTRIAL
端子面层 Matte Tin (Sn) - annealed Matte Tin (Sn)
端子形式 GULL WING NO LEAD
端子节距 0.5 mm 0.5 mm
端子位置 QUAD QUAD
处于峰值回流温度下的最长时间 NOT SPECIFIED NOT SPECIFIED
宽度 5 mm 5 mm
uPs/uCs/外围集成电路类型 CLOCK GENERATOR, OTHER CLOCK GENERATOR, OTHER

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2161  518  1403  1472  2865  44  11  29  30  58 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved