电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72231L15L

产品描述FIFO, 2KX9, 10ns, Synchronous, CMOS, CQCC32, CERAMIC, LCC-32
产品类别存储    存储   
文件大小259KB,共19页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDT72231L15L概述

FIFO, 2KX9, 10ns, Synchronous, CMOS, CQCC32, CERAMIC, LCC-32

IDT72231L15L规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFJ
包装说明CERAMIC, LCC-32
针数32
Reach Compliance Codecompliant
ECCN代码EAR99
最长访问时间10 ns
周期时间15 ns
JESD-30 代码R-CQCC-N32
JESD-609代码e0
长度13.97 mm
内存密度18432 bit
内存宽度9
功能数量1
端子数量32
字数2048 words
字数代码2000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织2KX9
输出特性3-STATE
可输出YES
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码QCCN
封装形状RECTANGULAR
封装形式CHIP CARRIER
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
座面最大高度3.048 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层TIN LEAD
端子形式NO LEAD
端子节距1.27 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度11.43 mm

文档预览

下载PDF文档
IDT72421/72201/72211/72221/72231/72241 CMOS SyncFIFO™
64 x 9, 256 x 9, 512 x 9, 1024 x 9, 2048 x 9 and 4096 x 9
®
MILITARY AND COMMERCIAL TEMPERATURE RANGES
CMOS SyncFIFO™
64 X 9, 256 x 9, 512 x 9,
1024 X 9, 2048 X 9 and 4096 x 9
Integrated Device Technology, Inc.
IDT72421
IDT72201
IDT72211
IDT72221
IDT72231
IDT72241
FEATURES:
64 x 9-bit organization (IDT72421)
256 x 9-bit organization (IDT72201)
512 x 9-bit organization (IDT72211)
1024 x 9-bit organization (IDT72221)
2048 x 9-bit organization (IDT72231)
4096 x 9-bit organization (IDT72241)
12 ns read/write cycle time (IDT72421/72201/72211)
15 ns read/write cycle time (IDT72221/72231/72241)
Read and write clocks can be independent
Dual-Ported zero fall-through time architecture
Empty and Full flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags can
be set to any depth
Programmable Almost-Empty and Almost-Full flags
default to Empty+7, and Full-7, respectively
Output enable puts output data bus in high-impedance
state
Advanced submicron CMOS technology
Available in 32-pin plastic leaded chip carrier (PLCC) and
ceramic leadless chip carrier (LCC)
For Through-Hole product please see the IDT72420/
72200/72210/72220/72230/72240 data sheet
Military product compliant to MIL-STD-883, Class B
DESCRIPTION:
The IDT72421/72201/72211/72221/72231/72241
SyncFIFO™ are very high-speed, low-power First-In, First-
Out (FIFO) memories with clocked read and write controls.
The IDT72421/72201/72211/72221/72231/72241 have a 64,
256, 512, 1024, 2048, and 4096 x 9-bit memory array,
respectively. These FIFOs are applicable for a wide variety of
data buffering needs such as graphics, local area networks
and interprocessor communication.
These FIFOs have 9-bit input and output ports. The input
port is controlled by a free-running clock (WCLK), and two
write enable pins (
WEN1
, WEN2). Data is written into the
Synchronous FIFO on every rising clock edge when the write
enable pins are asserted. The output port is controlled by
another clock pin (RCLK) and two read enable pins (
REN1
,
REN2
). The read clock can be tied to the write clock for single
clock operation or the two clocks can run asynchronous of one
another for dual-clock operation. An output enable pin (
OE
) is
provided on the read port for three-state control of the output.
The Synchronous FIFOs have two fixed flags, Empty (
EF
)
and Full (
FF
). Two programmable flags, Almost-Empty (
PAE
)
and Almost-Full (
PAF
), are provided for improved system
control. The programmable flags default to Empty+7 and Full-
7 for
PAE
and
PAF
, respectively. The programmable flag offset
loading is controlled by a simple state machine and is initiated
by asserting the load pin (
LD
).
The IDT72421/72201/72211/72221/72231/72241 are
fabricated using IDT’s high-speed submicron CMOS
technology. Military grade product is manufactured in
compliance with the latest revision of MIL-STD-883, Class B.
LD
FUNCTIONAL BLOCK DIAGRAM
WCLK
D
0
- D
8
WEN1
WEN2
INPUT REGISTER
OFFSET REGISTER
WRITE CONTROL
LOGIC
RAM ARRAY
64 x 9, 256 x 9,
512 x 9, 1024 x 9,
2048 x 9, 4096 x 9
FLAG
LOGIC
EF
PAE
PAF
FF
WRITE POINTER
READ POINTER
READ CONTROL
LOGIC
OUTPUT REGISTER
RESET LOGIC
RCLK
SyncFIFO is a trademark and
the IDT logo is a registered trademark of Integrated Device Technology, Inc.
RS
REN1
REN2
OE
Q
0
- Q
8
2655 drw 01
MILITARY AND COMMERCIAL TEMPERATURE RANGES
©1995
Integrated Device Technology, Inc
AUGUST 1993
DSC-2040/4
5.06
1
STC12C5A60S2 RA8875色彩显示错误问题
我的板子显示三基色正常,但显示别的色彩时显示错误。选用8位接口16色彩。 东华4.3寸彩屏。 有空一起研究的请看下面代码如下: RA8875驱动: #include"STC12C5A60S2.H" #include "RA8 ......
lgr 51单片机
SensorTile之CubeMX搭建工程
本帖最后由 michael_llh 于 2017-4-8 00:18 编辑 首先我们需要从官网下载CubeMX这个工具来完成后面的工作: https://my.st.com/content/my_st_com/en/products/embedded-softwa ......
michael_llh MEMS传感器
ATtiny24是不是不能做AD啊
新手不懂。。。AD转换搞不定啊。。求大神帮忙啊、网上有找不到tiny24 的资料。。郁闷了...
Blyss89 Microchip MCU
LM5117 WEBENCH 13.6V-17.6V至5.00V@3A设计方案
需要登录TI 账户查看设计和仿真分析 504348504349504350 https://webench.ti.com/power-designer/switching-regulator/customize/3433 ...
qwqwqw2088 模拟与混合信号
CPU的 仿真软件
国外的公司,说是 CPU 核,Nios, PPC,Microblaze, ARM等等都可以在电脑上模拟出来,包括CPU里面的硬件模块,GPIO啦,Timer啦,等等,也能在模拟, 说白了,就是硬件没出来之前,软件开发就可 ......
5525 汽车电子
MSP430G2553时钟系统
1,msp430能做到超低功耗,合理的时钟模块是功不可没的。但是功能强大的时钟模块设置起来也相对复杂一些。 2,msp430的时钟源有: (1),外接低频晶振LFXT1CLK:低频模式接手表晶体3276 ......
灞波儿奔 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 675  1026  2567  1259  1813  34  38  49  6  23 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved