ICS87016
L
OW
S
KEW
, 1-
TO
-16
LVCMOS/LVTTL C
LOCK
G
ENERATOR
G
ENERAL
D
ESCRIPTION
The ICS87016 is a low skew, 1:16 LVCMOS/LVTTL Clock
Generator. The device has 4 banks of 4 outputs and each
bank can be independently selected for
÷1
or
÷2
frequency
operation. Each bank also has its own power supply pins so
that the banks can operate at the following different voltage
levels: 3.3V, 2.5V, and 1.8V. The low impedance LVCMOS/
LVTTL outputs are designed to drive 50Ω series or parallel
terminated transmission lines.
The divide select inputs, DIV_SELA:DIV_SELD, control the
output frequency of each bank. The output banks can be
independently selected for
÷1
or
÷2
operation. The bank enable
inputs, CLK_ENA:CLK_END, support enabling and disabling
each bank of outputs individually. The CLK_ENA:CLK_END
circuitry has a synchronizer to prevent runt pulses when
enabling or disabling the clock outputs. The master reset
input, nMR/OE, resets the
÷1/÷2
flip flops and also controls the
active and high impedance states of all outputs. This pin has
an internal pull-up resistor and is normally used only for test
purposes or in systems which use low power modes.
The ICS87016 is characterized to operate with the core at
3.3V and the banks at 3.3V, 2.5V, or 1.8V. Guaranteed bank,
output, and part-to-part skew characteristics make the
87016 ideal for those clock applications demanding
well-defined performance and repeatability.
F
EATURES
• Sixteen LVCMOS/LVTTL outputs (4 banks of 4 outputs)
• Selectable differential CLK1, nCLK1 or
LVCMOS clock input
•
CLK1, nCLK1 pair can accept the following differential
input levels: LVPECL, LVDS, LVHSTL, SSTL, HCSL
• CLK0 supports the following input types:
LVCMOS, LVTTL
• Maximum output frequency: 250MHz
• Independent bank control for
÷1
or
÷2
operation
• Independent output bank voltage settings for 3.3V, 2.5V,
or 1.8V operation
• Asynchronous clock enable/disable
• Output skew: 170ps (maximum)
• Bank skew: 30ps (maximum)
• Part-to-part skew: 750ps (maximum)
• 3.3V core, 3.3V, 2.5V, or 1.8V output operating supply
• 0°C to 85°C ambient operating temperature
• Available in both standard and lead-free RoHS compliant
packages
B
LOCK
D
IAGRAM
nMR/OE
D
CLK0
CLK1
nCLK1
CLK_SEL
DIV_SELA
DIV_SELB
DIV_SELC
DIV_SELD
1
CLK_ENA
CLK_ENB
CLK_ENC
CLK_END
0
1
0
D
LE
P
IN
A
SSIGNMENT
1
0
D
1
0
D
LE
LE
LE
QA3
V
DDOA
QA2
GND
QA1
V
DDOA
QA0
GND
CLK_SEL
nCLK1
CLK1
V
DD
0
1
÷1
÷2
4
QA0:QA3
V
DD
CLK0
DIV_SELA
QB0:QB3
DIV_SELB
DIV_SELC
DIV_SELD
CLK_ENA
QC0:QC3
CLK_ENB
CLK_ENC
CLK_END
nMR/OE
QD0:QD3
GND
4
4
4
48 47 46 45 44 43 42 41 40 39 38 37
1
36
2
35
3
34
4
33
5
32
6
31
7
30
8
29
9
28
10
27
11
26
12
25
13 14 15 16 17 18 19 20 21 22 23 24
ICS87016
GND
QB0
V
DDOB
QB1
GND
QB2
V
DDOB
QB3
GND
QC0
V
DDOC
QC1
48-Pin LQFP
7mm x 7mm x 1.4mm body package
Y Package
Top View
GND
QC2
V
DDOC
QC3
GND
QD0
V
DDOD
QD1
GND
QD2
V
DDOD
QD3
ICS87016AY
REVISION B APRIL 4, 2013
1
ICS87016
L
OW
S
KEW
, 1-
TO
-16
LVCMOS/LVTTL C
LOCK
G
ENERATOR
T
ABLE
1. P
IN
D
ESCRIPTIONS
Number
1, 48
2
3
4
5
6
7
8
9
10
11
12, 16, 20, 24,
28, 32, 36, 40, 44
13, 15, 17, 19
14, 18
21, 23, 25, 27
22, 26
29, 31, 33, 35
30, 34
37, 39, 41, 43
38, 42
45
46
47
Name
V
DD
CLK0
DIV_SELA
DIV_SELB
DIV_SELC
DIV_SELD
CLK_ENA
CLK_ENB
CLK_ENC
CLK_END
nMR/OE
GND
QD3, QD2,
QD1, QD0
V
DDOD
QC3, QC2,
QC1, QC0
V
DDOC
QB3, QB2,
QB1, QB0
V
DDOB
QA3, QA2,
QA1, QA0
V
DDOA
CLK_SEL
nCLK1
CLK1
Power
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Power
Output
Power
Output
Power
Output
Power
Output
Power
Input
Input
Input
Type
Description
Positive supply pins.
Pulldown LVCMOS / LVTTL clock input.
Controls frequency division for Bank A outputs.
Pullup
LVCMOS / LVTTL interface levels.
Controls frequency division for Bank B outputs
Pullup
LVCMOS / LVTTL interface levels..
Controls frequency division for Bank C outputs.
Pullup
LVCMOS / LVTTL interface levels.
Controls frequency division for Bank D outputs.
Pullup
LVCMOS / LVTTL interface levels.
Output enable for Bank A outputs. Active HIGH.
Pullup
If pin is LOW, outputs drive low. LVCMOS / LVTTL interface levels.
Output enable for Bank B outputs. Active HIGH.
Pullup
If pin is LOW, outputs drive low. LVCMOS / LVTTL interface levels.
Output enable for Bank C outputs. Active HIGH.
Pullup
If pin is LOW, outputs drive low. LVCMOS / LVTTL interface levels.
Output enable for Bank D outputs. Active HIGH.
Pullup
If pin is LOW, outputs drive low. LVCMOS / LVTTL interface levels.
Master reset. When LOW, resets the ÷1/÷2 flip flops and sets the
Pullup
outputs to high impedance. LVCMOS / LVTTL interface levels.
Power supply ground.
Bank D outputs. LVCMOS / LVTTL interface levels.
Output Bank D power supply pins.
Bank C outputs. LVCMOS / LVTTL interface levels.
Output Bank C power supply pins.
Bank B outputs. LVCMOS / LVTTL interface levels.
Output Bank B power supply pins.
Bank A outputs. LVCMOS / LVTTL interface levels.
Output Bank A power supply pins.
Clock select input. When HIGH, selects CLK1, nCLK1 inputs.
Pulldown
When LOW, selects CLK0 input. LVCMOS / LVTTL interface levels.
Pullup
Inver ting differential clock input.
Pulldown Non-inver ting differential clock input.
NOTE:
Pullup
and
Pulldown
refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.
ICS87016AY
REVISION B APRIL 4, 2013
2
ICS87016
L
OW
S
KEW
, 1-
TO
-16
LVCMOS/LVTTL C
LOCK
G
ENERATOR
T
ABLE
2. P
IN
C
HARACTERISTICS
Symbol
C
IN
R
PULLUP
C
PD
R
OUT
Parameter
Input Capacitance
Input Pullup Resistor
Power Dissipation Capacitance
(per output); NOTE 1
Output Impedance
V
DD
, V
DDOx
= 3.465V
V
DD
= 3.465, V
DDOx
= 2.625V
V
DD
= 3.465, V
DDOx
= 1.89V
7
NOTE 1: V
DDOx
denotes V
DDOA
, V
DDOB
, V
DDOC
, and V
DDOD
.
Test Conditions
Minimum
Typical
4
51
18
20
30
Maximum
Units
pF
kΩ
pF
pF
pF
Ω
T
ABLE
3. F
UNCTION
T
ABLE
nMR/OE
0
1
1
1
Inputs
CLK_ENx
X
1
1
0
DIV_SELx
X
0
1
X
Outputs
Bank X
Qx Frequency
Hi Z
N/A
Active
Active
Low
fIN/2
fIN
N/A
ICS87016AY
REVISION B APRIL 4, 2013
3
ICS87016
L
OW
S
KEW
, 1-
TO
-16
LVCMOS/LVTTL C
LOCK
G
ENERATOR
A
BSOLUTE
M
AXIMUM
R
ATINGS
Supply Voltage, V
DD
Inputs, V
I
Outputs, V
O
Package Thermal Impedance,
θ
JA
Storage Temperature, T
STG
4.6V
-0.5V to V
DD
+ 0.5 V
-0.5V to V
DDOx
+ 0.5V
47.9°C/W (0 lfpm)
-65°C to 150°C
NOTE: Stresses beyond those listed under Absolute
Maximum Ratings may cause permanent damage to the
device. These ratings are stress specifications only. Functional
operation of product at these conditions or any conditions be-
yond those listed in the
DC Characteristics
or
AC Character-
istics
is not implied. Exposure to absolute maximum rating
conditions for extended periods may affect product reliability.
T
ABLE
4A. P
OWER
S
UPPLY
DC C
HARACTERISTICS
,
V
DD
= 3.3V±5%, T
A
= 0°C
TO
85°C
Symbol Parameter
Positive Supply Voltage
V
DD
V
DDOx
I
DD
I
DDOx
Output Supply Voltage; NOTE 1
Power Supply Current
Output Supply Current; NOTE 2
Test Conditions
Minimum
3.135
3.135
2.375
1.71
Typical
3.3
3.3
2.5
1.8
Maximum
3.465
3.465
2.625
1.89
100
15
Units
V
V
V
V
mA
mA
NOTE 1: V
DDOx
denotes V
DDOA
, V
DDOB
, V
DDOC
, and V
DDOD
. NOTE 2: I
DDOx
denotes I
DDOA
, I
DDOB
, I
DDOC
, and I
DDOD
.
T
ABLE
4B. LVCMOS/LVTTL DC C
HARACTERISTICS
,
V
DD
= 3.3V±5%, T
A
= 0°C
TO
85°C
Symbol Parameter
V
IH
Input
High Voltage
DIV_SELA:DIV_SELD,
CLK_ENA:CLK_END,
nMR/OE, CLK_SEL
CLK0
DIV_SELA:DIV_SELD,
CLK_ENA:CLK_END,
nMR/OE, CLK_SEL
CLK0
CLK_ENA:CLK_END,
DIV_SELA:DIV_SELD,
nMR/OE
CLK0, CLK_SEL
CLK_ENA:CLK_END,
DIV_SELA:DIV_SELD,
nMR/OE
CLK0, CLK_SEL
Test Conditions
Minimum Typical
2
2
-0.3
-0.3
V
DD
= V
IN
= 3.465V
V
DD
= V
IN
= 3.465V
V
DD
= 3.465V, V
IN
= 0V
V
DD
= 3.465V, V
IN
= 0V
V
DDOx
= 3.3V ± 5%; NOTE 2
V
OH
Output High Voltage; NOTE 1
V
DDOx
= 2.5V ± 5%; NOTE 2
V
DDOx
= 1.8V ± 5%; NOTE 2
I
OH
= -2mA
V
DDOx
= 3.3V ± 5%; NOTE 2
V
OL
Output Low Voltage; NOTE 1
V
DDOx
= 2.5V ± 5%; NOTE 2
V
DDOx
= 1.8V ± 5%; NOTE 2
I
OL
= 2mA
Output Tristate Current Low
-5
-150
-5
2.6
1.8
V
DD
0.45
V
DDOx
-
-
0.45
0.5
0.5
0.45
Maximum
V
DD
+ 0.3
V
DD
+ 0.3
0.8
1.3
5
150
Units
V
V
V
V
µA
µA
µA
µA
V
V
V
V
V
V
µA
µA
V
IL
Input
Low Voltage
I
IH
Input
High Current
I
IL
Input
Low Current
I
OZL
I
OZH
Output Tristate Current High
5
NOTE 1: Outputs terminated with 50
Ω
to V
DDOX
/2. See Parameter Measurement Information, Output Load Test Circuit.
NOTE 2: V
DDOx
denotes V
DDOA
, V
DDOB,
V
DDOC
and V
DDOD
.
ICS87016AY
REVISION B APRIL 4, 2013
4
ICS87016
L
OW
S
KEW
, 1-
TO
-16
LVCMOS/LVTTL C
LOCK
G
ENERATOR
T
ABLE
4C. D
IFFERENTIAL
DC C
HARACTERISTICS
,
V
DD
= 3.3V±5%, T
A
= 0°C
TO
85°C
Symbol
I
IH
I
IL
V
PP
Parameter
Input High Current
Input Low Current
nCLK1
CLK1
nCLK1
CLK1
Test Conditions
V
IN
= V
DD
= 3.465V
V
IN
= V
DD
= 3.465V
V
IN
= 0V, V
DD
= 3.465V
V
IN
= 0V, V
DD
= 3.465V
-150
-5
1.3
V
DD
- 0.85
Minimum
Typical
Maximum
5
150
Units
µA
µA
µA
µA
V
V
Peak-to-Peak Input Voltage
0.15
Common Mode Input Voltage;
V
CMR
GND + 0.5
NOTE 1, 2
NOTE 1: For single ended applications
,
the maximum input voltage for CLK1, nCLK1 is V
DD
+ 0.3V.
NOTE 2: Common mode voltage is defined as V
IH
.
T
ABLE
5A. AC C
HARACTERISTICS
,
V
DD
= V
DDO
= 3.3V±5%, T
A
= 0°C
TO
85°C
X
Symbol Parameter
f
MAX
tp
LH
Output Frequency
Propagation Delay,
Low to High
CLK0; NOTE 1A
CLK1, nCLK1;
NOTE 1B
Bank Skew; NOTE 2, 7
Output Skew; NOTE 3, 7
Par t-to-Par t Skew; NOTE 5, 7
Output Rise/Fall Time; NOTE 6
Output Duty Cycle
Output Enable Time; NOTE 6
Test Conditions
Minimum
2.8
2.9
Typical
3.2
3.4
Maximum
250
3.7
3.9
30
150
750
Units
MHz
ns
ns
ps
ps
ps
ps
%
%
ns
ns
t
sk(b)
t
sk(o)
t
sk(pp)
t
R
/ t
F
odc
t
EN
Measured on the Rising Edge
Measured on the Rising Edge
20% to 80%
f < 175MHz
f
≥
175MHz
200
45
40
700
55
60
10
Output Disable Time; NOTE 6
10
t
DIS
All parameters measured at 250MHz unless noted otherwise.
NOTE 1A: Measured from the V
DD
/2 of the input to V
DDOX
/2 of the output.
NOTE 1B: Measured from the differential input crossing point to V
DDOX
/2 of the output.
NOTE 2: Defined as skew within a bank with equal load conditions.
NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions.
Measured at V
DDOX
/2.
NOTE 4: Defined as skew across banks of outputs switching in the same direction operating at different frequencies
with the same supply voltages and equal load conditions. Measured at V
DDOX
/2.
NOTE 5: Defined as skew between outputs on different devices operating a the same supply voltages and with equal
load conditions. Using the same type of input on each device, the output is measured at V
DDOX
/2.
NOTE 6: These parameters are guaranteed by characterization. Not tested in production.
NOTE 7: This parameter is defined in accordance with JEDEC Standard 65.
ICS87016AY
REVISION B APRIL 4, 2013
5