电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74ABT573APW-T

产品描述D Latch, 1-Func, 8-Bit, PDSO20
产品类别逻辑    逻辑   
文件大小67KB,共6页
制造商Philips Semiconductors (NXP Semiconductors N.V.)
官网地址https://www.nxp.com/
标准
下载文档 详细参数 选型对比 全文预览

74ABT573APW-T在线购买

供应商 器件名称 价格 最低购买 库存  
74ABT573APW-T - - 点击查看 点击购买

74ABT573APW-T概述

D Latch, 1-Func, 8-Bit, PDSO20

74ABT573APW-T规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Philips Semiconductors (NXP Semiconductors N.V.)
包装说明TSSOP, TSSOP20,.25
Reach Compliance Codeunknown
JESD-30 代码R-PDSO-G20
逻辑集成电路类型D LATCH
最大I(ol)0.064 A
位数8
功能数量1
端子数量20
最高工作温度85 °C
最低工作温度-40 °C
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码TSSOP
封装等效代码TSSOP20,.25
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
包装方法TAPE AND REEL
电源5 V
Prop。Delay @ Nom-Sup5.3 ns
认证状态Not Qualified
标称供电电压 (Vsup)5 V
表面贴装YES
温度等级INDUSTRIAL
端子形式GULL WING
端子节距0.635 mm
端子位置DUAL

文档预览

下载PDF文档
Philips Semiconductors
Product specification
Octal D-type transparent latch (3-State)
74ABT573A
FEATURES
74ABT573A is flow-through pinout version of 74ABT373
Inputs and outputs on opposite side of package allow easy
3-State output buffers
Common output enable
Latch-up protection exceeds 500mA per JEDEC Std 17
ESD protection exceeds 2000 V per MIL STD 883 Method 3015
Power-up 3-State
Power-up reset
DESCRIPTION
The 74ABT573A high-performance BiCMOS device combines low
static and dynamic power dissipation with high speed and high
output drive.
and 200 V per Machine Model
interface to microprocessors
The 74ABT573A device is an octal transparent latch coupled to
eight 3-State output buffers. The two sections of the device are
controlled independently by Enable (E) and Output Enable (OE)
control gates. The 74ABT573A is functionally identical to the
74ABT373 but has a flow-through pinout configuration to facilitate
PC board layout and allow easy interface with microprocessors.
The data on the D inputs are transferred to the latch outputs when
the Latch Enable (E) input is High. The latch remains transparent to
the data inputs while E is High, and stores the data that is present
one setup time before the High-to-Low enable transition.
The 3-State output buffers are designed to drive heavily loaded
3-State buses, MOS memories, or MOS microprocessors. The
active-Low Output Enable (OE) controls all eight 3-State buffers
independent of the latch operation.
When OE is Low, the latched or transparent data appears at the
outputs. When OE is High, the outputs are in the High-impedance
”OFF” state, which means they will neither drive nor load the bus.
QUICK REFERENCE DATA
SYMBOL
t
PLH
t
PHL
C
IN
C
OUT
I
CCZ
PARAMETER
Propagation delay
Dn to Qn
Input capacitance
Output capacitance
Total supply current
CONDITIONS
T
amb
= 25°C; GND = 0V
C
L
= 50pF; V
CC
= 5V
V
I
= 0V or V
CC
Outputs disabled; V
O
= 0V or V
CC
Outputs disabled; V
CC
=5.5V
TYPICAL
2.8
3.3
3
6
100
UNIT
ns
pF
pF
µA
ORDERING INFORMATION
PACKAGES
20-Pin Plastic DIP
20-Pin plastic SO
20-Pin Plastic SSOP Type II
20-Pin Plastic TSSOP Type I
TEMPERATURE RANGE
–40°C to +85°C
–40°C to +85°C
–40°C to +85°C
–40°C to +85°C
OUTSIDE NORTH AMERICA
74ABT573A N
74ABT573A D
74ABT573A DB
74ABT573A PW
NORTH AMERICA
74ABT573A N
74ABT573A D
74ABT573A DB
74ABT573APW DH
DWG NUMBER
SOT146-1
SOT163-1
SOT339-1
SOT360-1
PIN CONFIGURATION
PIN DESCRIPTION
PIN
NUMBER
1
SYMBOL
OE
D0-D7
FUNCTION
Output enable input (active-Low)
Data inputs
OE
D0
D1
D2
D3
D4
D5
D6
D7
1
2
3
4
5
6
7
8
9
20 V
CC
19 Q0
18 Q1
17 Q2
16 Q3
15 Q4
14 Q5
13 Q6
12 Q7
11 E
2, 3, 4, 5,
6, 7, 8, 9
19, 18, 17,
16, 15, 14,
13, 12
11
10
20
Q0-Q7
E
GND
V
CC
Data outputs
Enable input (active-High)
Ground (0V)
Positive supply voltage
GND 10
SA00185
1995 Sep 06
1
853–1455 15703

74ABT573APW-T相似产品对比

74ABT573APW-T 74ABT573ADB-T 74ABT573AD-T
描述 D Latch, 1-Func, 8-Bit, PDSO20 D Latch, 1-Func, 8-Bit, PDSO20 D Latch, 1-Func, 8-Bit, PDSO20
是否Rohs认证 符合 符合 符合
厂商名称 Philips Semiconductors (NXP Semiconductors N.V.) Philips Semiconductors (NXP Semiconductors N.V.) Philips Semiconductors (NXP Semiconductors N.V.)
Reach Compliance Code unknown unknown unknown
JESD-30 代码 R-PDSO-G20 R-PDSO-G20 R-PDSO-G20
逻辑集成电路类型 D LATCH D LATCH D LATCH
最大I(ol) 0.064 A 0.064 A 0.064 A
位数 8 8 8
功能数量 1 1 1
端子数量 20 20 20
最高工作温度 85 °C 85 °C 85 °C
最低工作温度 -40 °C -40 °C -40 °C
输出特性 3-STATE 3-STATE 3-STATE
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 TSSOP SSOP SOP
封装等效代码 TSSOP20,.25 SSOP20,.3 SOP20,.4
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, SHRINK PITCH SMALL OUTLINE
包装方法 TAPE AND REEL TAPE AND REEL TAPE AND REEL
电源 5 V 5 V 5 V
Prop。Delay @ Nom-Sup 5.3 ns 5.3 ns 5.3 ns
认证状态 Not Qualified Not Qualified Not Qualified
标称供电电压 (Vsup) 5 V 5 V 5 V
表面贴装 YES YES YES
温度等级 INDUSTRIAL INDUSTRIAL INDUSTRIAL
端子形式 GULL WING GULL WING GULL WING
端子节距 0.635 mm 0.635 mm 1.27 mm
端子位置 DUAL DUAL DUAL
湿度敏感等级 - 1 1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 691  2147  438  1257  766  2  11  16  57  29 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved