电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72V2111L20PF

产品描述TQFP-64, Tray
产品类别存储    存储   
文件大小354KB,共28页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

72V2111L20PF在线购买

供应商 器件名称 价格 最低购买 库存  
72V2111L20PF - - 点击查看 点击购买

72V2111L20PF概述

TQFP-64, Tray

72V2111L20PF规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码TQFP
包装说明PLASTIC, TQFP-64
针数64
制造商包装代码PN64
Reach Compliance Codenot_compliant
ECCN代码EAR99
最长访问时间12 ns
其他特性RETRANSMIT; AUTO POWER DOWN
最大时钟频率 (fCLK)50 MHz
周期时间20 ns
JESD-30 代码S-PQFP-G64
JESD-609代码e0
长度14 mm
内存密度4718592 bit
内存集成电路类型OTHER FIFO
内存宽度9
湿度敏感等级3
功能数量1
端子数量64
字数524288 words
字数代码512000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织512KX9
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装等效代码QFP64,.66SQ,32
封装形状SQUARE
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)240
电源3.3 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.02 A
最大压摆率0.055 mA
最大供电电压 (Vsup)3.45 V
最小供电电压 (Vsup)3.15 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式GULL WING
端子节距0.8 mm
端子位置QUAD
处于峰值回流温度下的最长时间20
宽度14 mm

文档预览

下载PDF文档
3.3 VOLT HIGH DENSITY CMOS SUPERSYNC FIFO™
262,144 x 9
IDT72V2101
524,288 x 9
IDT72V2111
LEAD FINISH (SnPb) ARE IN EOL PROCESS - LAST TIME BUY EXPIRES JUNE 15, 2018
FEATURES:
Choose among the following memory organizations:
IDT72V2101
262,144 x 9
IDT72V2111
524,288 x 9
Pin-compatible with the IDT72V261/72V271 and the IDT72V281/
72V291 SuperSync FIFOs
10ns read/write cycle time (6.5ns access time)
Fixed, low first word data latency time
5V input tolerant
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable settings
Retransmit operation with fixed, low first word data latency time
Empty, Full and Half-Full flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags, each flag can
default to one of two preselected offsets
Program partial flags by either serial or parallel means
Select IDT Standard timing (using
EF
and
FF
flags) or First Word Fall
Through timing (using
OR
and
IR
flags)
Output enable puts data outputs into high impedance state
Easily expandable in depth and width
Independent Read and Write clocks (permit reading and writing
simultaneously)
WEN
D
0
-D
8
Available in the 64-pin Thin Quad Flat Pack (TQFP)
High-performance submicron CMOS technology
Industrial temperature range (–40°C to +85°C) is available
Green parts available, see ordering information
DESCRIPTION:
The IDT72V2101/72V2111 are exceptionally deep, high speed, CMOS
First-In-First-Out (FIFO) memories with clocked read and write controls. These
FIFOs offer numerous improvements over previous SuperSync FIFOs,
including the following:
• The limitation of the frequency of one clock input with respect to the other has
been removed. The Frequency Select pin (FS) has been removed, thus
it is no longer necessary to select which of the two clock inputs, RCLK or
WCLK, is running at the higher frequency.
• The period required by the retransmit operation is now fixed and short.
• The first word data latency period, from the time the first word is written to an
empty FIFO to the time it can be read, is now fixed and short. (The variable
clock cycle counting delay associated with the latency period found on
previous SuperSync devices has been eliminated on this SuperSync family.)
SuperSync FIFOs are particularly appropriate for network, video, telecommu-
nications, data communications and other applications that need to buffer large
amounts of data.
FUNCTIONAL BLOCK DIAGRAM
WCLK
LD SEN
INPUT REGISTER
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF
FWFT/SI
WRITE CONTROL
LOGIC
RAM ARRAY
262,144 x 9
524,288 x 9
FLAG
LOGIC
WRITE POINTER
READ POINTER
OUTPUT REGISTER
MRS
PRS
READ
CONTROL
LOGIC
RT
RESET
LOGIC
RCLK
REN
OE
Q
0
-Q
8
4669 drw 01
IDT and the IDT logo are trademarks of Integrated Device Technology, Inc. The SuperSync FIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
JANUARY 2018
DSC-4669/6
©
2018 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
到底该买什么???
我打算在1-2个星期类,办齐学习单片机的各种组件! 上网找了一些资料,知道了有: 烧录器, 仿真器(具体不知道是什么,机器还是软件), 下载线及接口, 目标mcu,(还要 ......
xyj_70 嵌入式系统
使用高速转换器时,AGND和DGND接地层应当分离吗
为了确保设计性能达到数据手册的技术规格,必须遵守一些指导原则。首先,有一个常见的问题:“AGND和DGND接地层应当分离吗?”简单回答是:视情况而定。 详细回答则是:通常不分离。因为在大 ......
tee是裤子 模拟电子
上海贝尔阿尔卡特:IP网传送结构亟待优化
引入智能光网络来承载IP,能够有效简化网络结构,大幅降低网络的综合投资成本,并显著提高调度能力、可维护性、可靠性、扩展性和业务QOS。 随着IP业务的高速增长,它对网络带宽的需求远远超过 ......
JasonYoo 无线连接
WinCE 驱动测试问题
各位大侠: 小弟在WinCE系统中添加了自己写的LED灯的驱动程序,并写了一个MFC程序测试之。却发现存在一些问题。CreateFile成功,但是灯却没有亮,下面的部分代码,大哥大姐们帮忙了。 ......
lingdukongjian 嵌入式系统
keil MDK通过ulink2烧写LPC2138后LPC2138 GPIO输出不对?
keil MDK通过ulink2烧写LPC2138后LPC2138 GPIO输出不对? 程序编译,flash设置都没错误,烧写erase和program都没错,但从新上电后ARM的IO输出完全不是我设置的。 #include "LPC21xx.H" ......
hegawell NXP MCU
电压监控芯片TPS383X的特性与应用
本帖最后由 qwqwqw2088 于 2020-11-25 08:09 编辑 在用 电池供电 的系统中,功耗要求、电源 电压监控 、系统复位电路的可靠性等对整个系统的稳定起着非常重要的作用。本文主要介绍美国 TI ......
qwqwqw2088 模拟与混合信号

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 182  437  551  106  512  4  9  12  3  11 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved