电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74ALVCH16373DGG:51

产品描述74ALVCH16373 - 2.5 V/3.3 V 16-bit D-type transparent latch; 3-state TSSOP 48-Pin
产品类别逻辑    逻辑   
文件大小224KB,共15页
制造商Nexperia
官网地址https://www.nexperia.com
下载文档 详细参数 全文预览

74ALVCH16373DGG:51概述

74ALVCH16373 - 2.5 V/3.3 V 16-bit D-type transparent latch; 3-state TSSOP 48-Pin

74ALVCH16373DGG:51规格参数

参数名称属性值
Brand NameNexperia
零件包装代码TSSOP
包装说明TSSOP,
针数48
制造商包装代码SOT362-1
其他特性CAN ALSO OPERATES AT 3 TO 3.6 V RANGE
系列ALVC/VCX/A
JESD-30 代码R-PDSO-G48
JESD-609代码e4
长度12.5 mm
逻辑集成电路类型BUS DRIVER
湿度敏感等级1
位数8
功能数量2
端口数量2
端子数量48
最高工作温度85 °C
最低工作温度-40 °C
输出特性3-STATE
输出极性TRUE
封装主体材料PLASTIC/EPOXY
封装代码TSSOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度)260
传播延迟(tpd)3.9 ns
认证状态Not Qualified
座面最大高度1.2 mm
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层NICKEL PALLADIUM GOLD
端子形式GULL WING
端子节距0.5 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
宽度6.1 mm

74ALVCH16373DGG:51文档预览

74ALVCH16373
Rev. 7 — 30 January 2019
2.5 V/3.3 V 16-bit D-type transparent latch; 3-state
Product data sheet
1. General description
The 74ALVCH16373 is 16-bit D-type transparent latch featuring separate D-type inputs for each
latch and 3-state outputs for bus oriented applications.
Incorporates bus hold data inputs which eliminate the need for external pull-up or pull-down
resistors to hold unused inputs.
One latch enable (LE) input and one output enable (OE) are provided per 8-bit section.
The 74ALVCH16373 consists of 2 sections of eight D-type transparent latches with 3-state true
outputs. When LE is HIGH, data at the nDn inputs enter the latches. In this condition the latches
are transparent, therefore a latch output will change each time its corresponding D-input changes.
When LE is LOW, the latches store the information that was present at the nDn inputs at a set-up
time preceding the LOW-to-HIGH transition of LE. When OE is LOW, the contents of the eight
latches are available at the outputs. When OE is HIGH, the outputs go to the high-impedance
OFF-state. Operation of the OE input does not affect the state of the latches.
2. Features and benefits
Wide supply voltage range from 1.2 V to 3.6 V
Complies with JEDEC standard JESD8-B
CMOS low power consumption
MULTIBYTE flow-through standard pin-out architecture
Low inductance multiple V
CC
and GND pins for minimum noise and ground bounce
Direct interface with TTL levels
All data inputs have bus hold
Output drive capability 50 Ω transmission lines at 85 °C
Current drive ±24 mA at V
CC
= 3.0 V
3. Ordering information
Table 1. Ordering information
Type number
Temperature range
74ALVCH16373DGG
-40 °C to +85 °C
Package
Name
TSSOP48
Description
plastic thin shrink small outline package;
48 leads; body width 6.1 mm
Version
SOT362-1
Nexperia
74ALVCH16373
2.5 V/3.3 V 16-bit D-type transparent latch; 3-state
4. Functional diagram
1
1OE
47
46
44
43
41
40
38
37
36
35
33
32
30
29
27
26
1D0
1D1
1D2
1D3
1D4
1D5
1D6
1D7
2D0
2D1
2D2
2D3
2D4
2D5
2D6
2D7
1LE
48
2LE
25
001aam007
24
2OE
1Q0
1Q1
1Q2
1Q3
1Q4
1Q5
1Q6
1Q7
2Q0
2Q1
2Q2
2Q3
2Q4
2Q5
2Q6
2Q7
2
3
5
6
8
9
11
12
13
14
16
17
19
20
22
23
Fig. 1.
Logic symbol
1
48
24
25
47
46
44
43
41
40
38
37
36
35
33
32
30
29
27
26
4D
2
1OE
1LE
2OE
2LE
1D0
1D1
1D2
1D3
1D4
1D5
1D6
1D7
2D0
2D1
2D2
2D3
2D4
2D5
2D6
2D7
1EN
C1
2EN
C4
3D
1
2
3
5
6
8
9
11
12
13
14
16
17
19
20
22
23
1Q0
1Q1
1Q2
1Q3
1Q4
1Q5
1Q6
1Q7
2Q0
2Q1
2Q2
2Q3
2Q4
2Q5
2Q6
2Q7
001aam009
Fig. 2.
IEC logic symbol
74ALVCH16373
All information provided in this document is subject to legal disclaimers.
©
Nexperia B.V. 2019. All rights reserved
Product data sheet
Rev. 7 — 30 January 2019
2 / 15
Nexperia
74ALVCH16373
2.5 V/3.3 V 16-bit D-type transparent latch; 3-state
V
CC
data input
to internal circuit
mna705
Fig. 3.
Bus hold circuit
1D0
D
Q
1Q0
2D0
D
Q
2Q0
LATCH
1
LE
LE
LATCH
9
LE
LE
1LE
1OE
to 7 other channels
2LE
2OE
to 7 other channels
001aam010
Fig. 4.
Logic diagram
74ALVCH16373
All information provided in this document is subject to legal disclaimers.
©
Nexperia B.V. 2019. All rights reserved
Product data sheet
Rev. 7 — 30 January 2019
3 / 15
Nexperia
74ALVCH16373
2.5 V/3.3 V 16-bit D-type transparent latch; 3-state
5. Pinning information
5.1. Pinning
74ALVCH16373
1OE
1Q0
1Q1
GND
1Q2
1Q3
V
CC
1Q4
1Q5
1
2
3
4
5
6
7
8
9
48 1LE
47 1D0
46 1D1
45 GND
44 1D2
43 1D3
42 V
CC
41 1D4
40 1D5
39 GND
38 1D6
37 1D7
36 2D0
35 2D1
34 GND
33 2D2
32 2D3
31 V
CC
30 2D4
29 2D5
28 GND
27 2D6
26 2D7
25 2LE
001aam008
GND 10
1Q6 11
1Q7 12
2Q0 13
2Q1 14
GND 15
2Q2 16
2Q3 17
V
CC
18
2Q4 19
2Q5 20
GND 21
2Q6 22
2Q7 23
2OE 24
Fig. 5.
Pin configuration SOT362-1 (TSSOP48)
5.2. Pin description
Table 2. Pin description
Symbol
1OE, 2OE
1Q0, 1Q1, 1Q2, 1Q3, 1Q4, 1Q5, 1Q6, 1Q7
2Q0, 2Q1, 2Q2, 2Q3, 2Q4, 2Q5, 2Q6, 2Q7
GND
V
CC
1D0, 1D1, 1D2, 1D3, 1D4, 1D5, 1D6, 1D7
2D0, 2D1, 2D2, 2D3, 2D4, 2D5, 2D6, 2D7
1LE, 2LE
Pin
1, 24
2, 3, 5, 6, 8, 9, 11, 12
13, 14, 16, 17, 19, 20, 22, 23
4, 10, 15, 21, 28, 34, 39, 45
7, 18, 31, 42
47, 46, 44, 43, 41, 40, 38, 37
36, 35, 33, 32, 30, 29, 27, 26
48, 25
Description
output enable input (active LOW)
data outputs
data outputs
ground (0 V)
positive supply voltage
data inputs
data inputs
latch enable input (active HIGH)
74ALVCH16373
All information provided in this document is subject to legal disclaimers.
©
Nexperia B.V. 2019. All rights reserved
Product data sheet
Rev. 7 — 30 January 2019
4 / 15
Nexperia
74ALVCH16373
2.5 V/3.3 V 16-bit D-type transparent latch; 3-state
6. Functional description
Table 3. Function table
H = HIGH voltage level; h = HIGH voltage level one set-up time prior to the LOW-to-HIGH LE transition;
L = LOW voltage level; I = LOW voltage level one set-up time prior to the LOW-to-HIGH LE transition;
Z = high-impedance OFF-state.
Inputs
nOE
L
L
L
L
H
H
nLE
H
H
L
L
L
L
nDn
L
H
l
h
l
h
L
H
L
H
L
H
L
H
L
H
Z
Z
enable and read register
(transparent mode)
latch and read register
(hold mode)
latch register and disable
outputs
Internal latches
Outputs nQn
Operating mode
7. Limiting values
Table 4. Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).
Symbol Parameter
V
CC
I
IK
V
I
I
OK
V
O
I
O
I
CC
I
GND
T
stg
P
tot
[1]
[2]
Conditions
V
I
< 0 V
control inputs
data inputs
V
O
> V
CC
or V
O
< 0 V
[1]
V
O
= 0 V to V
CC
[1]
[1]
Min
-0.5
-50
-0.5
-0.5
-
-0.5
-
-
-100
-65
Max
+4.6
-
+4.6
V
CC
+ 0.5
±50
V
CC
+ 0.5
±50
100
-
+150
600
Unit
V
mA
V
V
mA
V
mA
mA
mA
°C
mW
supply voltage
input clamping current
input voltage
output clamping current
output voltage
output current
supply current
ground current
storage temperature
total power dissipation
T
amb
= -40 °C to +85 °C
[2]
-
The input and output voltage ratings may be exceeded if the input and output current ratings are observed.
Above 55 °C the value of P
tot
derates linearly with 8 mW/K.
74ALVCH16373
All information provided in this document is subject to legal disclaimers.
©
Nexperia B.V. 2019. All rights reserved
Product data sheet
Rev. 7 — 30 January 2019
5 / 15

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2009  1476  512  2180  1705  26  27  5  17  48 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved