电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

7202LA50TPG

产品描述FIFO, 1KX9, 50ns, Asynchronous, CMOS, PDIP28, GREEN, PLASTIC, DIP-28
产品类别存储    存储   
文件大小308KB,共14页
制造商IDT (Integrated Device Technology)
标准  
下载文档 详细参数 全文预览

7202LA50TPG概述

FIFO, 1KX9, 50ns, Asynchronous, CMOS, PDIP28, GREEN, PLASTIC, DIP-28

7202LA50TPG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码DIP
包装说明DIP, DIP28,.3
针数28
Reach Compliance Codecompliant
ECCN代码EAR99
最长访问时间50 ns
其他特性RETRANSMIT
最大时钟频率 (fCLK)15 MHz
周期时间65 ns
JESD-30 代码R-PDIP-T28
JESD-609代码e3
长度34.671 mm
内存密度9216 bit
内存集成电路类型OTHER FIFO
内存宽度9
功能数量1
端子数量28
字数1024 words
字数代码1000
工作模式ASYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织1KX9
可输出NO
封装主体材料PLASTIC/EPOXY
封装代码DIP
封装等效代码DIP28,.3
封装形状RECTANGULAR
封装形式IN-LINE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
电源5 V
认证状态Not Qualified
座面最大高度4.572 mm
最大待机电流0.005 A
最大压摆率0.08 mA
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装NO
技术CMOS
温度等级COMMERCIAL
端子面层Matte Tin (Sn) - annealed
端子形式THROUGH-HOLE
端子节距2.54 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度7.62 mm

文档预览

下载PDF文档
CMOS ASYNCHRONOUS FIFO
256 x 9, 512 x 9 and 1,024 x 9
FEATURES:
IDT7200L
IDT7201LA
IDT7202LA
First-In/First-Out dual-port memory
256 x 9 organization (IDT7200)
512 x 9 organization (IDT7201)
1,024 x 9 organization (IDT7202)
Low power consumption
— Active: 440mW (max.)
—Power-down: 28mW (max.)
Ultra high speed—12ns access time
Asynchronous and simultaneous read and write
Fully expandable by both word depth and/or bit width
720x family is pin and functionally compatible from 256 x 9 to 64k x 9
Status Flags: Empty, Half-Full, Full
Auto-retransmit capability
High-performance CEMOS™ technology
Military product compliant to MIL-STD-883, Class B
Standard Military Drawing #5962-87531, 5962-89666, 5962-89863
and 5962-89536 are listed on this function
Dual versions available in the TSSOP package. For more informa-
tion, see IDT7280/7281/7282 data sheet
IDT7280 = 2 x IDT7200
IDT7281 = 2 x IDT7201
IDT7282 = 2 x IDT7202
Industrial temperature range (–40
o
C to +85
o
C) is available
(plastic packages only)
Green parts available, see ordering information
DESCRIPTION:
The IDT7200/7201/7202 are dual-port memories that load and empty data
on a first-in/first-out basis. The devices use Full and Empty flags to prevent data
overflow and underflow and expansion logic to allow for unlimited expansion
capability in both word size and depth.
The reads and writes are internally sequential through the use of ring
pointers, with no address information required to load and unload data. Data
is toggled in and out of the devices through the use of the Write (W) and Read
(R) pins.
The devices utilize a 9-bit wide data array to allow for control and parity bits
at the user’s option. This feature is especially useful in data communications
applications where it is necessary to use a parity bit for transmission/reception
error checking. It also features a Retransmit (RT) capability that allows for reset
of the read pointer to its initial position when
RT
is pulsed LOW to allow for
retransmission from the beginning of data. A Half-Full Flag is available in the
single device mode and width expansion modes.
These FIFOs are fabricated using high-speed CMOS technology. They
are designed for those applications requiring asynchronous and simultaneous
read/writes in multiprocessing and rate buffer applications. Military grade
product is manufactured in compliance with MIL-STD-883, Class B.
FUNCTIONAL BLOCK DIAGRAM
DATA INPUTS
(D
0
-D
8
)
W
WRITE
CONTROL
WRITE
POINTER
RAM
ARRAY
256 x 9
512 x 9
1,024 x 9
READ
POINTER
R
READ
CONTROL
THREE-
STATE
BUFFERS
DATA OUTPUTS
(Q
0
-Q
8
)
RS
RESET
LOGIC
FL/RT
FLAG
LOGIC
EXPANSION
LOGIC
EF
FF
XI
XO/HF
2679 drw 01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc.
COMMERCIAL, INDUSTRIAL AND MILITARY TEMPERATURE RANGES
1
©2012
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
JUNE 2012
DSC-2679/13
如何在电力系统前端选择运算放大器
在电力系统前端采样的设计中,运放是必不可少的。本文主要讨论电力系统上对运放的要求,以及如何选择合适的运放。 一般电力系统的采样是由PT,CT(电压电流互感器)或者直接使用电阻(这种情 ......
alan000345 TI技术论坛
新手求教Serdes的Deterministic Latency模式 pattern信号与0xBC对不齐 数据检测出错
如题,本人正在使用Cyclone IV GX EP4CGX75CF23,现在在调试serdes的时候遇到了大问题,还请知道的好心朋友帮指导指导,先提前谢过了! Serdes使用的Deterministic Latency模式做收发器,现发 ......
tramp_forever FPGA/CPLD
怎么能快速看懂一个完整的工程?
怎么能快速看懂一个完整的工程?一个工程中好多程序好多文件,要从哪个程序文件开始看呢?本人一般是打开工程以后就开始发懵,然后就一直懵......求经验~ ...
shijizai stm32/stm8
关于低功耗蓝牙的8点关键知识
关于低功耗蓝牙应知道的8个冷知识。 1. 低功耗蓝牙是向后兼容的 这意味着,如果您今天开发一个运行蓝牙最新版本(5.2)的BLE设备,则可以保证可以与另一个运行支持的第一个版本的BLE设备 ......
ohahaha 无线连接
【我与TI的结缘】TI伴我成长
提到TI,不得不说,缘分还真近,听我从头说起。 其实我的专业是网络工程,这个专业其实与电类专业没啥交集,能有点关系的就是计算机体系结构的基础课程—数字电路与逻辑设计,稍微讲了讲常 ......
lcofjp TI技术论坛

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2527  2482  39  2633  1780  16  32  49  59  24 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved