电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

8745BYLF

产品描述Clock Driver, 8745 Series, 5 True Output(s), 0 Inverted Output(s), PQFP32, 7 X 7 MM, 1.40 MM HEIGHT, ROHS COMPLIANT, MS-026BBC-HD, LQFP-32
产品类别逻辑    逻辑   
文件大小726KB,共20页
制造商IDT (Integrated Device Technology)
标准  
下载文档 详细参数 选型对比 全文预览

8745BYLF在线购买

供应商 器件名称 价格 最低购买 库存  
8745BYLF - - 点击查看 点击购买

8745BYLF概述

Clock Driver, 8745 Series, 5 True Output(s), 0 Inverted Output(s), PQFP32, 7 X 7 MM, 1.40 MM HEIGHT, ROHS COMPLIANT, MS-026BBC-HD, LQFP-32

8745BYLF规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFP
包装说明7 X 7 MM, 1.40 MM HEIGHT, ROHS COMPLIANT, MS-026BBC-HD, LQFP-32
针数32
Reach Compliance Codecompliant
ECCN代码EAR99
系列8745
输入调节DIFFERENTIAL MUX
JESD-30 代码S-PQFP-G32
JESD-609代码e3
长度7 mm
逻辑集成电路类型PLL BASED CLOCK DRIVER
湿度敏感等级3
功能数量1
反相输出次数
端子数量32
实输出次数5
最高工作温度70 °C
最低工作温度
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装等效代码QFP32,.35SQ,32
封装形状SQUARE
封装形式FLATPACK, LOW PROFILE
峰值回流温度(摄氏度)260
电源3.3 V
Prop。Delay @ Nom-Sup3.7 ns
传播延迟(tpd)4 ns
认证状态Not Qualified
Same Edge Skew-Max(tskwd)0.035 ns
座面最大高度1.6 mm
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
温度等级COMMERCIAL
端子面层Matte Tin (Sn) - annealed
端子形式GULL WING
端子节距0.8 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度7 mm
最小 fmax31.25 MHz

8745BYLF文档预览

1:5 Differential-to-LVDS Zero Delay
Clock Generator
ICS8745B
DATA SHEET
General Description
The ICS8745B is a highly versatile 1:5 LVDS Clock
Generator and a member of the HiPerClockS™ family
HiPerClockS™
of High Performance Clock Solutions from IDT. The
ICS8745B has a fully integrated PLL and can be
configured as zero delay buffer, multiplier or divider,
and has an output frequency range of 31.25MHz to 700MHz. The
Reference Divider, Feedback Divider and Output Divider are each
programmable, thereby allowing for the following output-to-input
frequency ratios: 8:1, 4:1, 2:1, 1:1, 1:2, 1:4, 1:8. The external
feedback allows the device to achieve “zero delay” between the input
clock and the output clocks. The PLL_SEL pin can be used to
bypass the PLL for system test and debug purposes. In bypass
mode, the reference clock is routed around the PLL and into the
internal output dividers.
Features
Five differential LVDS outputs designed to meet
or exceed the requirements of ANSI TIA/EIA-644
Selectable differential clock inputs
CLKx, nCLKx pairs can accept the following differential
input levels: LVPECL, LVDS, LVHSTL, HCSL, SSTL
Output frequency range: 31.25MHz to 700MHz
Input frequency range: 31.25MHz to 700MHz
VCO range: 250MHz to 700MHz
External feedback for “zero delay” clock regeneration
with configurable frequencies
Programmable dividers allow for the following output-to-input
frequency ratios: 8:1, 4:1, 2:1, 1:1, 1:2, 1:4, 1:8
Cycle-to-cycle jitter: 30ps (maximum)
Output skew: 35ps (maximum)
Static phase offset: 25ps ± 125ps
Full 3.3V supply voltage
0°C to 70°C ambient operating temperature
Available in both standard (RoHS 5) and lead-free (RoHS 6)
packages
ICS
Block Diagram
Q0
nQ0
PLL_SEL
Pullup
Pin Assignment
PLL_SEL
SEL3
V
DDA
CLK0
Pulldown
nCLK0
Pullup
CLK1
Pulldown
nCLK1
Pullup
CLK_SEL
Pulldown
FB_IN
Pulldown
nFB_IN
Pullup
÷1, ÷2, ÷4, ÷8,
÷16, ÷32
,
÷64
0
Q1
nQ1
0
Q2
nQ2
Q3
nQ3
Q4
nQ4
SEL0
SEL1
CLK0
nCLK0
CLK1
nCLK1
CLK_SEL
MR
1
2
3
4
5
6
7
8
32 31 30 29 28 27 26 25
24
23
22
21
20
19
18
17
9
V
DD
GND
V
DDO
Q4
nQ4
V
DD
Q3
nQ3
V
DDO
Q2
nQ2
GND
Q1
nQ1
1
1
PLL
8:1, 4:1, 2:1, 1:1,
1:2, 1:4, 1:8
10 11 12 13 14 15 16
nFB_IN
FB_IN
SEL2
GND
V
DDO
nQ0
Q0
SEL0
Pulldown
SEL1
Pulldown
SEL2
Pulldown
SEL3
Pulldown
MR
Pulldown
ICS8745B
32-Lead LQFP 7mm x 7mm x 1.4mm
package body
Top View
ICS8745BY REVISION D JUNE 29, 2009
1
©2009 Integrated Device Technology, Inc.
ICS8745B Data Sheet
1:5 DIFFERENTIAL-TO-LVDS ZERO DELAY CLOCK GENERATOR
Table 1. Pin Descriptions
Number
1, 2,
12, 29
3
4
5
6
7
Name
SEL0, SEL1,
SEL2 SEL3
CLK0
nCLK0
CLK1
nCLK1
CLK_SEL
Input
Input
Input
Input
Input
Input
Type
Pulldown
Pulldown
Pullup
Pulldown
Pullup
Pulldown
Description
Determines output divider values in Table 3. LVCMOS / LVTTL interface levels.
Non-inverting differential clock input.
Inverting differential clock input.
Non-inverting differential clock input.
Inverting differential clock input.
Clock select input. When HIGH, selects CLK1,nCLK1. When LOW, selects CLK0,
nCLK0. LVCMOS / LVTTL interface levels.
Active HIGH Master Reset. When logic HIGH, the internal dividers are reset
causing the true outputs Qx to go low and the inverted outputs nQx to go high.
When logic LOW, the internal dividers and the outputs are enabled.
LVCMOS / LVTTL interface levels.
Core supply pins.
Pullup
Pulldown
Inverting differential feedback input to phase detector for regenerating clocks with
“Zero Delay.”
Non-inverted differential feedback input to phase detector for regenerating clocks
with “Zero Delay.”
Power supply ground.
Differential output pair. LVDS interface levels.
Output supply pins.
Differential output pair. LVDS interface levels.
Differential output pair. LVDS interface levels.
Differential output pair. LVDS interface levels.
Differential output pair. LVDS interface levels.
Analog supply pin.
Pullup
PLL select. Selects between the PLL and reference clock as the input to the
dividers. When LOW, selects reference clock. LVCMOS/LVTTL interface levels.
8
MR
Input
Pulldown
9, 32
10
11
13, 19, 25
14, 15
16, 22, 28
17, 18
20, 21
23, 24
26, 27
30
31
V
DD
FBIN
FBIN
GND
nQ0/Q0
V
DDO
nQ1/Q1
nQ2/Q2
nQ3/Q3
nQ4/Q4
V
DDA
PLL_SEL
Power
Input
Input
Power
Output
Power
Output
Output
Output
Output
Power
Input
NOTE:
Pullup and Pulldown
refer to internal input resistors. See Table 2,
Pin Characteristics,
for typical values.
Table 2. Pin Characteristics
Symbol
C
IN
R
PULLUP
R
PULLDOWN
Parameter
Input Capacitance
Input Pullup Resistor
Input Pulldown Resistor
Test Conditions
Minimum
Typical
4
51
51
Maximum
Units
pF
k
k
ICS8745BY REVISION D JUNE 29, 2009
2
©2009 Integrated Device Technology, Inc.
ICS8745B Data Sheet
1:5 DIFFERENTIAL-TO-LVDS ZERO DELAY CLOCK GENERATOR
Function Tables
Table 3A. Control Input Function Table
Inputs
Outputs
PLL_SEL = 1
PLL Enable Mode
Reference Frequency Range (MHz)*
250 - 700
125 - 350
62.5 - 175
31.25 - 87.5
250 - 700
125 - 350
62.5 - 175
250 - 700
125 - 350
250 - 700
125 - 350
62.5 - 175
31.25 - 87.5
62.5 - 175
31.25 - 87.5
31.25 - 87.5
Q[0:4], nQ[0:4]
÷1
÷1
÷1
÷1
÷2
÷2
÷2
÷4
÷4
÷8
x2
x2
x2
x4
x4
x8
SEL3
0z
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
SEL2
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
SEL1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
SEL0
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
*NOTE: VCO frequency range for all configurations above is 250MHz to 700MHz.
ICS8745BY REVISION D JUNE 29, 2009
3
©2009 Integrated Device Technology, Inc.
ICS8745B Data Sheet
1:5 DIFFERENTIAL-TO-LVDS ZERO DELAY CLOCK GENERATOR
Table 3B. PLL Bypass Function Table
Inputs
Outputs
PLL_SEL = 0
PLL Bypass Mode
SEL1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
SEL0
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
Q[0:4], nQ[0:4]
÷4
÷4
÷4
÷8
÷8
÷8
÷16
÷16
÷32
÷64
÷2
÷2
÷4
÷1
÷2
÷1
SEL3
0z
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
SEL2
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
ICS8745BY REVISION D JUNE 29, 2009
4
©2009 Integrated Device Technology, Inc.
ICS8745B Data Sheet
1:5 DIFFERENTIAL-TO-LVDS ZERO DELAY CLOCK GENERATOR
Absolute Maximum Ratings
NOTE: Stresses beyond those listed under
Absolute Maximum Ratings
may cause permanent damage to the device.
These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond
those listed in the
DC Characteristics or AC Characteristics
is not implied. Exposure to absolute maximum rating conditions for
extended periods may affect product reliability.
Item
Supply Voltage, V
DD
Inputs, V
I
Outputs, I
O
Continuos Current
Surge Current
Package Thermal Impedance,
θ
JA
Storage Temperature, T
STG
Rating
4.6V
-0.5V to V
DD
+ 0.5V
10mA
15mA
47.9°C/W (0 lfpm)
-65°C to 150°C
DC Electrical Characteristics
Table 4A. LVDS Power Supply DC Characteristics,
V
DD
= V
DDO
= 3.3V ± 5%, T
A
= -0°C to 70°C
Symbol
V
DD
V
DDA
V
DDO
I
DD
I
DDA
I
DDO
Parameter
Core Supply Voltage
Analog Supply Voltage
Output Supply Voltage
Power Supply Current
Analog Supply Current
Output Supply Current
Test Conditions
Minimum
3.135
3.135
3.135
Typical
3.3
3.3
3.3
Maximum
3.465
3.465
3.465
125
17
59
Units
V
V
V
mA
mA
mA
Table 4B. LVCMOS/LVTTL DC Characteristics,
V
DD
= V
DDO
= 3.3V ± 5%, T
A
= 0°C to 70°C
Symbol
V
IH
V
IL
I
IH
Parameter
Input High Voltage
Input Low Voltage
CLK_SEL,
SEL[0:3], MR
PLL_SEL
CLK_SEL,
SEL[0:3], MR
PLL_SEL
V
DD
= V
IN
= 3.465V
V
DD
= V
IN
= 3.465V
V
DD
= 3.465V, V
IN
= 0V
V
DD
= 3.465V, V
IN
= 0V
-5
-150
Test Conditions
Minimum
2
-0.3
Typical
Maximum
V
DD
+ 0.3
0.8
150
5
Units
V
V
µA
µA
µA
µA
Input High Current
I
IL
Input Low Current
ICS8745BY REVISION D JUNE 29, 2009
5
©2009 Integrated Device Technology, Inc.

8745BYLF相似产品对比

8745BYLF 8745BYLFT
描述 Clock Driver, 8745 Series, 5 True Output(s), 0 Inverted Output(s), PQFP32, 7 X 7 MM, 1.40 MM HEIGHT, ROHS COMPLIANT, MS-026BBC-HD, LQFP-32 PLL Based Clock Driver, 8745 Series, 5 True Output(s), 0 Inverted Output(s), PQFP32, 7 X 7 MM, 1.40 MM HEIGHT, ROHS COMPLIANT, MS-026BBC-HD, LQFP-32
是否无铅 不含铅 不含铅
是否Rohs认证 符合 符合
厂商名称 IDT (Integrated Device Technology) IDT (Integrated Device Technology)
零件包装代码 QFP QFP
包装说明 7 X 7 MM, 1.40 MM HEIGHT, ROHS COMPLIANT, MS-026BBC-HD, LQFP-32 7 X 7 MM, 1.40 MM HEIGHT, ROHS COMPLIANT, MS-026BBC-HD, LQFP-32
针数 32 32
Reach Compliance Code compliant compliant
ECCN代码 EAR99 EAR99
系列 8745 8745
输入调节 DIFFERENTIAL MUX DIFFERENTIAL MUX
JESD-30 代码 S-PQFP-G32 S-PQFP-G32
JESD-609代码 e3 e3
长度 7 mm 7 mm
逻辑集成电路类型 PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER
湿度敏感等级 3 3
功能数量 1 1
端子数量 32 32
实输出次数 5 5
最高工作温度 70 °C 70 °C
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 LQFP LQFP
封装等效代码 QFP32,.35SQ,32 QFP32,.35SQ,32
封装形状 SQUARE SQUARE
封装形式 FLATPACK, LOW PROFILE FLATPACK, LOW PROFILE
峰值回流温度(摄氏度) 260 260
电源 3.3 V 3.3 V
Prop。Delay @ Nom-Sup 3.7 ns 3.7 ns
传播延迟(tpd) 4 ns 4 ns
认证状态 Not Qualified Not Qualified
Same Edge Skew-Max(tskwd) 0.035 ns 0.035 ns
座面最大高度 1.6 mm 1.6 mm
最大供电电压 (Vsup) 3.465 V 3.465 V
最小供电电压 (Vsup) 3.135 V 3.135 V
标称供电电压 (Vsup) 3.3 V 3.3 V
表面贴装 YES YES
温度等级 COMMERCIAL COMMERCIAL
端子面层 Matte Tin (Sn) - annealed Matte Tin (Sn) - annealed
端子形式 GULL WING GULL WING
端子节距 0.8 mm 0.8 mm
端子位置 QUAD QUAD
处于峰值回流温度下的最长时间 30 30
宽度 7 mm 7 mm
最小 fmax 31.25 MHz 31.25 MHz
VS2005与安装SDK
1 一直在问用vs2005是否要装SDK,有人告诉我不用装,又看见人家发贴说要装... ..至今不清楚到底怎么办? 2 开始准备找pockect pc 2003的,但是去微软的网站找硬是没找到,不知是升级了还 ......
jmlou 嵌入式系统
LED驱动电源九大性能特点要求
1、高可靠性,特别像LED路灯的驱动电源,装在高空,维修不方便,维修的花费也大。   2、高效率,LED是节能产品,驱动电源的效率要高。对于电源安装在灯具内的结构,尤为重要。因为LED的发光 ......
探路者 LED专区
哎...我RP不行?
上午发的帖子下午还没有出来?莫非被和谐了?...
范小川 聊聊、笑笑、闹闹
【求助】MSP430F11X1的SPI通信
MSP430F11X1 ------------------------------------------------- |------------------------|-------|----------------| |------------------------|-------|----------------| |-------- ......
ylhsia 微控制器 MCU
ARM通过MAX3232转换后,出现有比特位错误,急求解决。
ARM通过MAX3232转换后,出现有比特位错误,急求解决。 不知是布线的问题还是程序的问题。用的芯片为LPC2366...
neil.wang ARM技术
文件名上边出现锁,修改也不行,大神
359774小弟刚学TI,出现文件上有一个锁的文件,修改也不行,不知道有大神说一说,这个文件是乍回事。 ...
sandysun 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2488  183  1048  663  731  1  31  46  53  47 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved