电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

8745BY

产品描述PLL Based Clock Driver, 8745 Series, 5 True Output(s), 0 Inverted Output(s), PQFP32, 7 X 7 MM, 1.40 MM HEIGHT, MS-026BBC-HD, LQFP-32
产品类别逻辑    逻辑   
文件大小809KB,共20页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 选型对比 全文预览

8745BY概述

PLL Based Clock Driver, 8745 Series, 5 True Output(s), 0 Inverted Output(s), PQFP32, 7 X 7 MM, 1.40 MM HEIGHT, MS-026BBC-HD, LQFP-32

8745BY规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFP
包装说明7 X 7 MM, 1.40 MM HEIGHT, MS-026BBC-HD, LQFP-32
针数32
Reach Compliance Codenot_compliant
ECCN代码EAR99
系列8745
输入调节DIFFERENTIAL MUX
JESD-30 代码S-PQFP-G32
JESD-609代码e0
长度7 mm
逻辑集成电路类型PLL BASED CLOCK DRIVER
湿度敏感等级3
功能数量1
反相输出次数
端子数量32
实输出次数5
最高工作温度70 °C
最低工作温度
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装等效代码QFP32,.35SQ,32
封装形状SQUARE
封装形式FLATPACK, LOW PROFILE
峰值回流温度(摄氏度)240
电源3.3 V
Prop。Delay @ Nom-Sup3.7 ns
传播延迟(tpd)4 ns
认证状态Not Qualified
Same Edge Skew-Max(tskwd)0.035 ns
座面最大高度1.6 mm
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
温度等级COMMERCIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式GULL WING
端子节距0.8 mm
端子位置QUAD
处于峰值回流温度下的最长时间20
宽度7 mm
最小 fmax31.25 MHz

文档预览

下载PDF文档
1:5 Differential-to-LVDS Zero Delay
Clock Generator
ICS8745B
DATA SHEET
General Description
The ICS8745B is a highly versatile 1:5 LVDS Clock
Generator and a member of the HiPerClockS™ family
HiPerClockS™
of High Performance Clock Solutions from IDT. The
ICS8745B has a fully integrated PLL and can be
configured as zero delay buffer, multiplier or divider,
and has an output frequency range of 31.25MHz to 700MHz. The
Reference Divider, Feedback Divider and Output Divider are each
programmable, thereby allowing for the following output-to-input
frequency ratios: 8:1, 4:1, 2:1, 1:1, 1:2, 1:4, 1:8. The external
feedback allows the device to achieve “zero delay” between the input
clock and the output clocks. The PLL_SEL pin can be used to
bypass the PLL for system test and debug purposes. In bypass
mode, the reference clock is routed around the PLL and into the
internal output dividers.
Features
Five differential LVDS outputs designed to meet
or exceed the requirements of ANSI TIA/EIA-644
Selectable differential clock inputs
CLKx, nCLKx pairs can accept the following differential
input levels: LVPECL, LVDS, LVHSTL, HCSL, SSTL
Output frequency range: 31.25MHz to 700MHz
Input frequency range: 31.25MHz to 700MHz
VCO range: 250MHz to 700MHz
External feedback for “zero delay” clock regeneration
with configurable frequencies
Programmable dividers allow for the following output-to-input
frequency ratios: 8:1, 4:1, 2:1, 1:1, 1:2, 1:4, 1:8
Cycle-to-cycle jitter: 30ps (maximum)
Output skew: 35ps (maximum)
Static phase offset: 25ps ± 125ps
Full 3.3V supply voltage
0°C to 70°C ambient operating temperature
Available in both standard (RoHS 5) and lead-free (RoHS 6)
packages
ICS
Block Diagram
Q0
nQ0
PLL_SEL
Pullup
Pin Assignment
PLL_SEL
SEL3
V
DDA
CLK0
Pulldown
nCLK0
Pullup
CLK1
Pulldown
nCLK1
Pullup
CLK_SEL
Pulldown
FB_IN
Pulldown
nFB_IN
Pullup
÷1, ÷2, ÷4, ÷8,
÷16, ÷32
,
÷64
0
Q1
nQ1
0
Q2
nQ2
Q3
nQ3
Q4
nQ4
SEL0
SEL1
CLK0
nCLK0
CLK1
nCLK1
CLK_SEL
MR
1
2
3
4
5
6
7
8
32 31 30 29 28 27 26 25
24
23
22
21
20
19
18
17
9
V
DD
GND
V
DDO
Q4
nQ4
V
DD
Q3
nQ3
V
DDO
Q2
nQ2
GND
Q1
nQ1
1
1
PLL
8:1, 4:1, 2:1, 1:1,
1:2, 1:4, 1:8
10 11 12 13 14 15 16
nFB_IN
FB_IN
SEL2
GND
V
DDO
nQ0
Q0
SEL0
Pulldown
SEL1
Pulldown
SEL2
Pulldown
SEL3
Pulldown
MR
Pulldown
ICS8745B
32-Lead LQFP 7mm x 7mm x 1.4mm
package body
Top View
ICS8745BY REVISION D JUNE 29, 2009
1
©2009 Integrated Device Technology, Inc.

8745BY相似产品对比

8745BY 8745BYT
描述 PLL Based Clock Driver, 8745 Series, 5 True Output(s), 0 Inverted Output(s), PQFP32, 7 X 7 MM, 1.40 MM HEIGHT, MS-026BBC-HD, LQFP-32 PLL Based Clock Driver, 8745 Series, 5 True Output(s), 0 Inverted Output(s), PQFP32, 7 X 7 MM, 1.40 MM HEIGHT, MS-026BBC-HD, LQFP-32
是否无铅 含铅 含铅
是否Rohs认证 不符合 不符合
厂商名称 IDT (Integrated Device Technology) IDT (Integrated Device Technology)
零件包装代码 QFP QFP
包装说明 7 X 7 MM, 1.40 MM HEIGHT, MS-026BBC-HD, LQFP-32 7 X 7 MM, 1.40 MM HEIGHT, MS-026BBC-HD, LQFP-32
针数 32 32
Reach Compliance Code not_compliant not_compliant
ECCN代码 EAR99 EAR99
系列 8745 8745
输入调节 DIFFERENTIAL MUX DIFFERENTIAL MUX
JESD-30 代码 S-PQFP-G32 S-PQFP-G32
JESD-609代码 e0 e0
长度 7 mm 7 mm
逻辑集成电路类型 PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER
湿度敏感等级 3 3
功能数量 1 1
端子数量 32 32
实输出次数 5 5
最高工作温度 70 °C 70 °C
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 LQFP LQFP
封装等效代码 QFP32,.35SQ,32 QFP32,.35SQ,32
封装形状 SQUARE SQUARE
封装形式 FLATPACK, LOW PROFILE FLATPACK, LOW PROFILE
峰值回流温度(摄氏度) 240 240
电源 3.3 V 3.3 V
Prop。Delay @ Nom-Sup 3.7 ns 3.7 ns
传播延迟(tpd) 4 ns 4 ns
认证状态 Not Qualified Not Qualified
Same Edge Skew-Max(tskwd) 0.035 ns 0.035 ns
座面最大高度 1.6 mm 1.6 mm
最大供电电压 (Vsup) 3.465 V 3.465 V
最小供电电压 (Vsup) 3.135 V 3.135 V
标称供电电压 (Vsup) 3.3 V 3.3 V
表面贴装 YES YES
温度等级 COMMERCIAL COMMERCIAL
端子面层 Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15)
端子形式 GULL WING GULL WING
端子节距 0.8 mm 0.8 mm
端子位置 QUAD QUAD
处于峰值回流温度下的最长时间 20 20
宽度 7 mm 7 mm
最小 fmax 31.25 MHz 31.25 MHz

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2759  345  1856  505  2730  2  52  21  8  43 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved