电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

HV9120PJ-G

产品描述Switching Controller, Current-mode, 3000kHz Switching Freq-Max, BICMOS, PQCC20, GREEN, PLASTIC, LCC-20
产品类别电源/电源管理    电源电路   
文件大小892KB,共11页
制造商Supertex
标准
下载文档 详细参数 选型对比 全文预览

HV9120PJ-G在线购买

供应商 器件名称 价格 最低购买 库存  
HV9120PJ-G - - 点击查看 点击购买

HV9120PJ-G概述

Switching Controller, Current-mode, 3000kHz Switching Freq-Max, BICMOS, PQCC20, GREEN, PLASTIC, LCC-20

HV9120PJ-G规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Supertex
零件包装代码QLCC
包装说明QCCJ,
针数20
Reach Compliance Codecompliant
ECCN代码EAR99
模拟集成电路 - 其他类型SWITCHING CONTROLLER
控制模式CURRENT-MODE
控制技术PULSE WIDTH MODULATION
最大输入电压450 V
最小输入电压10 V
标称输入电压48 V
JESD-30 代码S-PQCC-J20
JESD-609代码e3
长度8.9662 mm
湿度敏感等级1
功能数量1
端子数量20
最高工作温度85 °C
最低工作温度-40 °C
封装主体材料PLASTIC/EPOXY
封装代码QCCJ
封装形状SQUARE
封装形式CHIP CARRIER
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
座面最大高度4.572 mm
表面贴装YES
切换器配置SINGLE
最大切换频率3000 kHz
技术BICMOS
温度等级INDUSTRIAL
端子面层Matte Tin (Sn)
端子形式J BEND
端子节距1.27 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度8.9662 mm

HV9120PJ-G文档预览

Supertex inc.
High-Voltage,
Current-Mode PWM Controller
Features
10 to 450V input voltage range
<1.3mA supply current
>1.0MHz clock
>20:1 dynamic range @ 500KHz
49% Maximum duty cycle version
Low internal noise
HV9120
Applications
Off-line high frequency power supplies
Universal input power supplies
High density power supplies
Very high efficiency power supplies
Extra wide load range power supplies
General Description
The Supertex HV9120 is a Switch Mode Power Supply
(SMPS) controller subsystem that can start and run directly
from almost any DC input, from a 12V battery to a rectified
and filtered 240V AC line. It contains all the elements
required to build a single-switch converter except for the
switch, magnetic assembly, output rectifier(s) and filter(s).
A unique input circuit allows the HV9120 to self-start directly
from a high voltage input, and subsequently take the power
to operate from one of the outputs of the converter it is
controlling, allowing very efficient operation while maintaining
input-to-output galvanic isolation limited in voltage only by
the insulation system of the associated magnetic assembly.
A ±2% internal bandgap reference, internal operational
amplifier, very high speed comparator, and output buffer
allow production of rugged, high performance, high efficiency
power supplies of 50W or more, which can still be over 80%
efficient at outputs of 1.0W or less. The wide dynamic range of
the controller system allows designs with extremely wide line
and load variations with much less difficulty and much higher
efficiency than usual. The exceptionally wide input voltage
range also allows better usage of energy stored in input
dropout capacitors than with other PWM ICs. Remote on/off
controls allow either latching or nonlatching remote shutdown.
During shutdown, the power required is under 6.0mW.
For detailed circuit and application information, please
refer to application notes AN-H13, AN-H21 to AN-H24.
Functional Block Diagram
15
FB
(19)
COMP
14 (18)
Error
Amplifier
11 (14)
VREF
REF
GEN
+
4V
2V
+
+
16 (20)
BIAS
7 (9)
VDD
1 (3)
+VIN
Current
Sources
1.2V
To
Internal
Circuits
+
8.1V
8.6V
+
Undervoltage
Comparator
S
R
Current Limit
Comparator
OSC
OSC
IN
OUT
9 (11) 8 (10)
OSC
Modulator
Comparator
T
R
S
Q
Q
To VDD
5 (6)
OUTPUT
6 (8)
-VIN
V
DD
4 (5)
SENSE
12 (16)
SHUTDOWN
13 (17)
RESET
Q
Pre-regulator/Startup
Note:
Pin numbers in parentheses are for PLCC package.
Doc.# DSFP-HV9120
B060412
Supertex inc.
www.supertex.com
HV9120
Ordering Information
Part Number
HV9120NG-G
HV9120NG-G M934
HV9120P-G
HV9120PJ-G
HV9120PJ-G M910
Package Options
16-Lead SOIC
16-Lead SOIC
16-Lead PDIP
20-Lead PLCC*
20-Lead PLCC*
Packing
45/Tube
2500/Reel
24/Tube
48/Tube
1000/Reel
16-Lead SOIC (NG)
2
1
20
Pin Configurations
1
16
1
16
4
16-Lead PDIP (P)
-G Indicates package is RoHS compliant (‘Green’)
*
Obsolescence notice issued for the product in the 20-Lead PLCC package.
Typical Thermal Resistance
Package
16-Lead SOIC
16-Lead PDIP
20-Lead PLCC
θ
ja
83
O
C/W
51
O
C/W
66
O
C/W
20-Lead PLCC (PJ)
Product Marking
Top Marking
YWW
HV9120NG
LLLLLLLL
Bottom Marking
Absolute Maximum Ratings
Parameter
Input voltage, +V
IN
Device supply voltage, V
DD
Logic input voltage
Linear input voltage
Pre regulator input current
(continuous), I
IN
Operating junction temperature, T
J
Storage temperature
Power dissipation:
16-Lead SOIC
16-Lead PDIP
20-Lead PLCC
900mW
1000mW
1400mW
Value
450V
15.5V
-0.3V to V
DD
+0.3V
-0.3V to V
DD
+0.3V
2.5mA
150
O
C
-65 to +150
O
C
CCCCCCCCC AAA
Y = Last Digit of Year Sealed
WW = Week Sealed
L = Lot Number
C = Country of Origin*
A = Assembler ID*
= “Green” Packaging
*May be part of top marking
Package may or may not include the following marks: Si or
16-Lead SOIC (NG)
Top Marking
H V9 120 P
YYWW
LLLLLLLLLL
Bottom Marking
CCCCCCCCCCC
AAA
Y = Last Digit of Year Sealed
WW = Week Sealed
L = Lot Number
C = Country of Origin*
A = Assembler ID*
= “Green” Packaging
*May be part of top marking
Package may or may not include the following marks: Si or
16-Lead PDIP (P)
Top Marking
Stresses beyond those listed under “Absolute Maximum Ratings” may cause
permanent damage to the device. These are stress ratings only, and functional
operation of the device at these or any other conditions beyond those indicated in
the operational sections of the specifications is not implied. Exposure to absolute
maximum rating conditions for extended periods may affect device reliability.
Voltages
are referenced to -V
IN
.
YY = Year Sealed
WW = Week Sealed
HV9120PJ
LLLLLLLLLL
L = Lot Number
A = Assembler ID
Bottom Marking
C = Country of Origin*
= “Green” Packaging
YYWW AAA
CCCCCCCCCCC
*May be part of top marking
Package may or may not include the following marks: Si or
20-Lead PLCC (PJ)
Doc.# DSFP-HV9120
B060412
2
Supertex inc.
www.supertex.com
HV9120
Electrical Characteristics
Sym
Parameter
(Unless otherwise specified, V
DD
= 10V, +V
IN
= 48V, R
BIAS
= 390KΩ, R
OSC
= 330KΩ, T
A
= 25°C.)
#
Min
3.92
3.84
15
-
-
1.0
80
160
-
-
49.0
-
-
Typ
4.00
4.00
30
125
0.25
3.0
100
200
-
170
49.4
-
80
Max
4.08
4.16
45
250
-
-
120
240
15
-
49.6
0
125
Units
Conditions
R
L
= 10MΩ
R
L
= 10MΩ, T
A
= -55 to 125
O
C
---
V
REF
= -V
IN
T
A
= -55 to 125°C
R
OSC
= 0Ω
R
OSC
= 330KΩ
R
OSC
= 150KΩ
9.5V < V
DD
< 13.5V
T
A
= -55 to 125°C
---
---
---
Reference
V
REF
Z
OUT
I
SHORT
ΔV
REF
f
MAX
f
OSC
ΔV
OSC
TC
OSC
Output voltage
Output impedance
Short circuit current
Change in V
REF
with temperature
Oscillator frequency
Initial accuracy
1
Voltage stability
Temperature coefficient
Maximum duty cycle
Minimum duty cycle
D
MIN
Maximum pulse width before
pulse drops out
-
#
-
#
-
-
-
-
#
#
-
#
V
μA
mV/°C
MHz
KHz
%
ppm/°C
%
%
ns
Oscillator
PWM
D
MAX
Current Limit
V
LIM
t
D
V
FB
I
IN
V
OS
A
VOL
GB
Z
OUT
I
SOURCE
I
SINK
PSRR
Maximum input signal
Delay to output
Feedback voltage
Input bias current
Input offset voltage
Open loop voltage gain
Unity gain bandwidth
Out impedance
Output source current
Output sink current
Power supply rejection
-
#
-
-
-
#
#
#
-
-
#
-1.4
0.12
1.0
-
3.92
-
60
1.0
1.2
80
4.00
25
80
1.3
see Fig. 1
-2.0
0.15
see Fig. 2
-
-
1.4
120
4.08
500
-
-
V
ns
V
nA
-
dB
MHz
Ω
mA
mA
dB
V
FB
= 0V
V
SENSE
= 1.5V, V
COMP
≤ 2.0V
V
FB
shorted to COMP
V
FB
= 4.0V
---
---
---
---
V
FB
= 3.4V
V
FB
= 4.5V
---
Error Amplifier
nulled during trim
Notes:
# Guaranteed by design.
1. Stray capacitance on OSC In pin must be ≤5pF.
Doc.# DSFP-HV9120
B060412
3
Supertex inc.
www.supertex.com
HV9120
Electrical Characteristics
(cont.)
Sym
+V
IN
+I
IN
V
TH
V
LOCK
Parameter
Input voltage
Input leakage current
V
DD
pre-regulator turn-off
threshold voltage
Undervoltage lockout
Supply current
Quiescent supply current
Nominal bias current
Operating range
SHUTDOWN delay
SHUTDOWN pulse width
RESET pulse width
Latching pulse width
Input low voltage
Input high voltage
Input current, input high voltage
Input current, input low voltage
(Unless otherwise specified, V
DD
= 10V, +V
IN
= 48V, R
BIAS
= 390KΩ, R
OSC
= 330KΩ, T
A
= 25°C.)
#
-
-
-
-
-
-
-
-
#
#
#
#
-
-
-
-
-
Min
10
-
8.0
7.0
-
-
-
9.0
-
50
50
25
-
7.0
-
-
V
DD
-0.25
V
DD
-0.3
-
-
-
-
-
-
-
-
Typ
-
-
8.7
8.1
0.75
0.55
20
-
50
-
-
-
-
-
1.0
-25
-
-
-
-
15
8.0
20
10
30
20
Max
450
10
9.4
8.9
1.3
-
-
13.5
100
-
-
-
2.0
-
5.0
-35
-
-
0.2
0.3
25
20
30
30
75
75
Units
V
μA
V
V
mA
mA
μA
V
ns
ns
ns
ns
V
V
μA
μA
V
V
V
V
Ω
Ω
Ω
Ω
ns
ns
Conditions
I
IN
< 10µA; V
CC
> 9.4V
V
DD
> 9.4V
I
PREREG
= 10µA
---
C
L
< 75pF
SHUTDOWN = -V
IN
---
---
C
L
= 500pF, V
SENSE
= -V
IN
---
SHUTDOWN and RESET low
---
---
V
IN
= V
DD
V
IN
= 0V
I
OUT
= 10mA
I
OUT
= 10mA,
T
A
= -55 to 125°C
I
OUT
= -10mA
I
OUT
= -10mA,
T
A
= -55 to 125°C
I
OUT
= ±10mA
I
OUT
= ±10mA,
T
A
= -55 to 125°C
C
L
= 500pF
C
L
= 500pF
Pre-Regulator/Startup
Supply
I
DD
I
Q
I
BIAS
V
DD
t
SD
t
SW
t
RW
t
LW
V
IL
V
IH
I
IH
I
IL
Shutdown Logic
Output
V
OH
Output high voltage
-
-
V
OL
Output low voltage
Pull up
R
OUT
Output resistance
Pull down
Pull up
Pull down
t
R
t
F
Rise time
Fall time
-
-
-
-
-
#
#
Note:
#
Guaranteed by design.
Doc.# DSFP-HV9120
B060412
4
Supertex inc.
www.supertex.com
HV9120
Test Circuits
+10V
(V
DD
)
Error Amp Z
OUT
1.0V swept 100Hz - 2.2MHz
0.1V swept 10Hz - 1.0MHz
PSRR
100K 1%
(FB)
60.4K
+
10.0V
100K1%
4.0V
+
Reference
GND
(-V
IN
)
0.1µF
V
1
Tektronix
P6021
(1 turn
secondary)
V
1
V
2
40.2K
V
2
Reference
0.1µF
Note:
Set feedback voltage so that V
COMP
= V
DIVIDE
± 1.0mV before connecting transformer.
Detailed Description
The pre regulator/startup circuit for the HV9120 consists of
a high-voltage n-channel depletion-mode DMOS transistor
driven by an error amplifier to form a variable current path
between the VIN terminal and the VDD terminal. Maximum
current (about 20 mA) occurs when V
DD
= 0, with current re-
ducing as V
DD
rises. This path shuts off altogether when V
DD
rises to somewhere between 7.8 and 9.4V, so that if V
DD
is
held at 10 or 12V by an external source (generally the sup-
ply the chip is controlling), no current other than leakage is
drawn through the high voltage transistor. This minimizes
dissipation.
An external capacitor between VDD and VSS is generally
required to store energy used by the chip in the time be-
tween shutoff of the high voltage path and the VDD supply’s
output rising enough to take over powering the chip. This
capacitor should have a value of 100X or more the effective
gate capacitance of the MOSFET being driven, i.e.,
C
STORAGE
≥ 100 x (gate charge of FET at 10V)
as well as very good high frequency characteristics. Stacked
polyester or ceramic caps work well. Electrolytic capacitors
are generally not suitable. A common resistor divider string
is used to monitor V
DD
for both the undervoltage lockout cir-
cuit and the shutoff circuit of the high voltage FET. Setting
the undervoltage sense point about 0.6V lower on the string
than the FET shutoff point guarantees that the undervoltage
lockout always releases before the FET shuts off.
Pre regulator
V
DD
is used, or a 510 to 680KΩ resistor if V
DD
will be 12V. A
precision resistor is not required; ±5% is fine.
The clock oscillator of the HV9120 consists of a ring of
CMOS inverters, timing capacitors, a capacitor discharge
FET, and a frequency dividing flip-flop. A single external re-
sistor between the OSC IN and OSC OUT pins is required
to set oscillator frequency (see graph).
One difference exists between the Supertex HV9120 and
competitive 9120s: The oscillator is shut off when a shutoff
command is received. This saves about 150µA of quiescent
current, which aids in the construction of power supplies
to meet CCITT specification I-430, and in other situations
where an absolute minimum of quiescent power dissipation
is required.
Clock Oscillator
Reference
The Reference of the HV9120 consists of a stable bandgap
reference followed by a buffer amplifier which scales the
voltage up to approximately 4.0V. The scaling resistors of
the reference buffer amplifier are trimmed during manufac-
ture so that the output of the error amplifier, when connected
in a gain of -1 configuration, is as close to 4.0V as possible.
This nulls out any input offset of the error amplifier. As a con-
sequence, even though the observed reference voltage of a
specific part may not be exactly 4.0V, the feedback voltage
required for proper regulation will be.
A ≈ 50KΩ resistor is placed internally between the output
of the reference buffer amplifier and the circuitry it feeds
(reference output pin and non-inverting input to the error
amplifier). This allows overriding the internal reference with
a low-impedance voltage source ≤6.0V. Using an external
reference reinstates the input offset voltage of the error am-
plifier, and its effect of the exact value of feedback voltage
5
Bias Circuit
An external bias resistor, connected between the bias pin
and VSS is required by the HV9120 to set currents in a se-
ries of current mirrors used by the analog sections of the
chip. Nominal external bias current requirement is 15 to
20µA, which can be set by a 390 to 510KΩ resistor if a 10V
Doc.# DSFP-HV9120
B060412
Supertex inc.
www.supertex.com

HV9120PJ-G相似产品对比

HV9120PJ-G HV9120PJ-GM910 HV9120NG-GM934
描述 Switching Controller, Current-mode, 3000kHz Switching Freq-Max, BICMOS, PQCC20, GREEN, PLASTIC, LCC-20 Switching Controller Switching Controller
是否Rohs认证 符合 符合 符合
厂商名称 Supertex Supertex Supertex
包装说明 QCCJ, LCC-20 SOP,
Reach Compliance Code compliant unknown unknown
ECCN代码 EAR99 EAR99 EAR99
模拟集成电路 - 其他类型 SWITCHING CONTROLLER SWITCHING CONTROLLER SWITCHING CONTROLLER
控制模式 CURRENT-MODE CURRENT-MODE CURRENT-MODE
控制技术 PULSE WIDTH MODULATION PULSE WIDTH MODULATION PULSE WIDTH MODULATION
最大输入电压 450 V 13.5 V 13.5 V
最小输入电压 10 V 9 V 9 V
标称输入电压 48 V 10 V 10 V
JESD-30 代码 S-PQCC-J20 S-PQCC-N20 R-PDSO-G16
JESD-609代码 e3 e3 e3
长度 8.9662 mm 8.966 mm 9.9 mm
功能数量 1 1 1
端子数量 20 20 16
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 QCCJ QCCN SOP
封装形状 SQUARE SQUARE RECTANGULAR
封装形式 CHIP CARRIER CHIP CARRIER SMALL OUTLINE
峰值回流温度(摄氏度) NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
座面最大高度 4.572 mm 4.572 mm 1.75 mm
表面贴装 YES YES YES
端子面层 Matte Tin (Sn) Matte Tin (Sn) Matte Tin (Sn)
端子形式 J BEND NO LEAD GULL WING
端子节距 1.27 mm 1.27 mm 1.27 mm
端子位置 QUAD QUAD DUAL
处于峰值回流温度下的最长时间 NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
宽度 8.9662 mm 8.966 mm 3.9 mm
其他特性 - OUTPUT VOLTAGE IS ADJUSTABLE FROM 3.92 TO 4.08 V OUTPUT VOLTAGE IS ADJUSTABLE FROM 3.92 TO 4.08 V
ADI电路资源
ADI电路资源--1 ...
燚元帅 模拟电子
2.5GHz信号和80MHz信号混频后的滤波问题
拿一个2.5G的信号或者频率再低一点,和一个80MHz的信号混频,有什么样的腔体滤波器能够只保留2580MHz这个信号把其他镜像频率抑制在-60dB以下呢?求推荐型号或者哪位大大会做的,花钱订制。。。 ......
小二红 无线连接
在移植pdk_omapl138的FATFS例程时调用ti.osal.ae674库的错误怎么处理?
在移植pdk_omapl138的FATFS例程时调用ti.osal.ae674库的错误怎么处理?394073 错误如图。undefined first referenced symbol in file --------- ---------------- ti_sysbios_family_c64 ......
灞波儿奔 DSP 与 ARM 处理器
磁敏式位置传感器的原理和维修
众所周知.磁敏式位置传感器以其体积小、记录线性好、所需主放大电路结构简单等优点已经逐渐替代了电磁式的位置传感器。由于磁敏式位置传感器的故障导致心电图机单偏而不能正常使用的情况比较普 ......
john_wang 医疗电子
PID设定及管理大集合
吉时利2510-AT自动调谐算法中,对于PID值集合的使用及PID系数集合的管理及调整有一系列的要求,在这个章节和大家一起探讨。 在多个设定点使用一个PID值集合 如果在一个以上的温度设定点使 ......
Jack_ma 测试/测量
出一些开发板板DEMO板
如图;具体信息需要上网寻找!...
whctx 淘e淘

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2861  2698  144  1199  447  58  55  3  25  9 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved