电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

840008AR-01

产品描述Clock Generator, 160MHz, PDSO24, 3.90 X 8.65 MM, 1.50 MM HEIGHT, MO-137, SSOP-24
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小703KB,共14页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 选型对比 全文预览

840008AR-01概述

Clock Generator, 160MHz, PDSO24, 3.90 X 8.65 MM, 1.50 MM HEIGHT, MO-137, SSOP-24

840008AR-01规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码SSOP
包装说明3.90 X 8.65 MM, 1.50 MM HEIGHT, MO-137, SSOP-24
针数24
Reach Compliance Codenot_compliant
ECCN代码EAR99
JESD-30 代码R-PDSO-G24
JESD-609代码e0
长度8.65 mm
端子数量24
最高工作温度70 °C
最低工作温度
最大输出时钟频率160 MHz
封装主体材料PLASTIC/EPOXY
封装代码SSOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE, SHRINK PITCH
峰值回流温度(摄氏度)225
主时钟/晶体标称频率32 MHz
座面最大高度1.75 mm
最大供电电压3.63 V
最小供电电压2.97 V
标称供电电压3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层TIN LEAD
端子形式GULL WING
端子节距0.635 mm
端子位置DUAL
处于峰值回流温度下的最长时间20
宽度3.9 mm
uPs/uCs/外围集成电路类型CLOCK GENERATOR, OTHER

840008AR-01文档预览

DATA SHEET
ICS840008-01
Integrated
ICS840008-01
FEMTOCLOCKS™ CRYSTAL-TO-LVCMOS/LVTTL
Circuit
F
EMTO
C
LOCKS
™C
RYSTAL
-
TO
-LVCMOS/LVTTL
Systems, Inc.
FREQUENCY SYNTHESIZER
F
REQUENCY
S
YNTHESIZER
G
ENERAL
D
ESCRIPTION
The ICS840008-01 is an 8 output LVCMOS/LVTTL
Synthesizer designed to generate 125MHz for
HiPerClockS™
Gigabit Ethernet applications and is a member of
the HiPerClocks
TM
family of high performance clock
solutions from ICS. The ICS840008-01 uses ICS’
3rd generation low phase noise VCO technology and can achieve
1ps or lower typical random rms phase jitter, easily meeting
Gigabit Ethernet jitter requirements. The ICS840008-01 is
packaged in a small 24-pin SSOP package.
PRELIMINARY
F
EATURES
• Eight LVCMOS/LVTTL outputs, 15Ω typical output impedance
• Output frequency range: 125MHz - 160MHz
• Crystal oscillator interface, 25MHz - 32MHz crystal
• VCO range: 500MHz - 640MHz
• RMS phase jitter (1.875MHz - 20MHz): 0.52ps (typical)
• Output skew: 150ps (maximum) (design target)
• Voltages supply modes:
Core/Output
3.3V/3.3V
3.3V/2.5V
3.3V/1.8V
2.5V/2.5V
2.5V/1.8V
• 0°C to 70°C ambient operating temperature
• Industrial temperature information available upon request
ICS
B
LOCK
D
IAGRAM
nPLL_SEL
Pulldown
P
IN
A
SSIGNMENT
V
DDO
nc
XTAL_OUT
XTAL_IN
V
DDA
OE
MR
nPLL_SEL
V
DD
nc
GND
nc
1
2
3
4
5
6
7
8
9
10
11
12
24
23
22
21
20
19
18
17
16
15
14
13
Q0
Q1
GND
Q2
Q3
V
DDO
Q4
Q5
GND
Q6
Q7
V
DDO
25MHz
XTAL_IN
1
Phase
Detector
VCO
500MHz -
640MHz
÷4
(fixed)
OSC
XTAL_OUT
0
8
8
Q0:Q7
÷20
(fixed)
ICS840008-01
24-Lead SSOP, 150MIL
3.9mm x 8.65mm x 1.5mm
package body
R Package
Top View
MR
Pulldown
OE
Pullup
The Preliminary Information presented herein represents a product in prototyping or pre-production. The noted characteristics are based on initial
product characterization. Integrated Circuit Systems, Incorporated (ICS) reserves the right to change any circuitry or specifications without notice.
840008AR-01
www.icst.com/products/hiperclocks.html
REV. A APRIL 7, 2005
IDT™ / ICS™
FEMTOCLOCKS™ CRYSTAL-TO-LVCMOS/LVTTL FREQUENCY SYNTHESIZER
1
1
ICS840008-01
PRELIMINARY
ICS840008-01
Circuit
EMTO LOCKS
FEMTOCLOCKS™ CRYSTAL-TO-LVCMOS/LVTTL FREQUENCY SYNTHESIZER
Integrated
ICS840008-01
Systems, Inc.
F
C
™C
RYSTAL
-
TO
-LVCMOS/LVTTL
TSD
F
REQUENCY
S
YNTHESIZER
T
ABLE
1. P
IN
D
ESCRIPTIONS
Number
1, 13, 19
2, 10, 12
3,
4
5
6
7
Name
V
DDO
nc
XTAL_OUT,
XTAL_IN
V
DDA
OE
MR
Type
Power
Unused
Input
Power
Input
Input
Pullup
Description
Output supply pins.
No connect.
Crystal interface. XTAL_OUT is the output,
XTAL_IN is the input.
Analog supply pin.
Output enable. LVCMOS/LVTTL interface levels
Active HIGH Master Reset. When logic HIGH, the internal dividers are
Pulldown reset causing the true outputs to go low. When logic LOW, the internal
dividers and the outputs are enabled. LVCMOS/LVTTL interface levels.
Selects between the PLL and XTAL as the input to the dividers.
Pulldown When HIGH, selects XTAL. When LOW, selects PLL.
LVCMOS/LVTTL interface levels.
Core supply pin.
8
9
nPLL_SEL
V
DD
Input
Power
11, 16, 22
GND
Power
Power supply ground.
14, 15, 17,
Q7, Q6, Q5,
Single-ended outputs.15
Ω
impedance.
18, 20, 21,
Q4, Q3, Q2,
Ouput
LVCMOS/LVTTL interface levels.
23, 24
Q1, Q0
NOTE:
Pulldown and Pullup
refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.
T
ABLE
2. P
IN
C
HARACTERISTICS
Symbol
C
IN
C
PD
R
PULLUP
R
PULLDOWN
R
OUT
Parameter
Input Capacitance
V
DDO
= 3.63V
Power Dissipation Capacitance
Input Pullup Resistor
Input Pulldown Resistor
Output Impedance
V
DDO
= 3.63V or 2.625V
V
DDO
= 1.89V
V
DDO
= 2.625V
V
DDO
= 1.89V
Test Conditions
Minimum
Typical
4
TBD
TBD
TBD
51
51
15
TBD
Maximum
Units
pF
pF
pF
pF
Ω
Ω
840001AR-01
www.icst.com/products/hiperclocks.html
2
REV. A APRIL 7, 2005
IDT™ / ICS™
FEMTOCLOCKS™ CRYSTAL-TO-LVCMOS/LVTTL FREQUENCY SYNTHESIZER
2
ICS840008-01
PRELIMINARY
ICS840008-01
Circuit
EMTO LOCKS
FEMTOCLOCKS™ CRYSTAL-TO-LVCMOS/LVTTL FREQUENCY SYNTHESIZER
Integrated
ICS840008-01
Systems, Inc.
F
C
™C
RYSTAL
-
TO
-LVCMOS/LVTTL
TSD
F
REQUENCY
S
YNTHESIZER
A
BSOLUTE
M
AXIMUM
R
ATINGS
Supply Voltage, V
DD
Inputs, V
I
Outputs, V
O
Package Thermal Impedance,
θ
JA
Storage Temperature, T
STG
4.6V
-0.5V to V
DD
+ 0.5 V
-0.5V to V
DD
+ 0.5V
73.1°C/W (0 mps)
-65°C to 150°C
NOTE: Stresses beyond those listed under Absolute
Maximum Ratings may cause permanent damage to the
device. These ratings are stress specifications only. Functional
operation of product at these conditions or any conditions be-
yond those listed in the
DC Characteristics
or
AC Character-
istics
is not implied. Exposure to absolute maximum rating
conditions for extended periods may affect product reliability.
T
ABLE
3A. P
OWER
S
UPPLY
DC C
HARACTERISTICS
,
V
DD
= V
DDA
= 3.3V±10%, V
DDO
= 3.3V±10%
OR
2.5V±5%
OR
1.8V±5%,
T
A
= 0°C
TO
70°C
Symbol
V
DD
V
DDA
V
DDO
I
DD
I
DDA
I
DDO
Parameter
Core Supply Voltage
Analog Supply Voltage
Output Supply Voltage
Power Supply Current
Analog Supply Current
Output Supply Current
Test Conditions
Minimum
2.97
2.97
2.97
2.375
1.71
Typical
3.3
3.3
3.3
2.5
1.8
65
5
4
Maximum
3.63
3.63
3.63
2.625
1.89
Units
V
V
V
V
V
mA
mA
mA
T
ABLE
3B. P
OWER
S
UPPLY
DC C
HARACTERISTICS
,
V
DD
= V
DDA
= 2.5V±5%, V
DDO
= 2.5V±5%
OR
1.8V±5%, T
A
= 0°C
TO
70°C
Symbol
V
DD
V
DDA
V
DDO
I
DD
I
DDA
I
DDO
Parameter
Core Supply Voltage
Analog Supply Voltage
Output Supply Voltage
Power Supply Current
Analog Supply Current
Output Supply Current
Test Conditions
Minimum
2.375
2.375
2.375
1.71
Typical
2.5
2.5
2.5
1.8
60
5
4
Maximum
2.625
2.625
2.625
1.89
Units
V
V
V
V
mA
mA
mA
840008AR-01
www.icst.com/products/hiperclocks.html
3
REV. A APRIL 7, 2005
IDT™ / ICS™
FEMTOCLOCKS™ CRYSTAL-TO-LVCMOS/LVTTL FREQUENCY SYNTHESIZER
3
ICS840008-01
PRELIMINARY
ICS840008-01
Circuit
EMTO LOCKS
FEMTOCLOCKS™ CRYSTAL-TO-LVCMOS/LVTTL FREQUENCY SYNTHESIZER
Integrated
ICS840008-01
Systems, Inc.
F
C
™C
RYSTAL
-
TO
-LVCMOS/LVTTL
TSD
F
REQUENCY
S
YNTHESIZER
Minimum
2
1.7
-0.3
-0.3
Typical
Maximum
V
DD
+ 0.3
V
DD
+ 0.3
1.3
0.7
150
150
5
5
-5
-5
-150
-150
2.6
1.8
1.5
0.5
0.4
Units
V
V
V
V
µA
µA
µA
µA
µA
µA
µA
µA
V
V
V
V
V
T
ABLE
3C. LVCMOS/LVTTL DC C
HARACTERISTICS
,
T
A
= 0°C
TO
70°C
Symbol
V
IH
V
IL
Parameter
Input High Voltage
Input Low Voltage
OE, MR,
PLL_SEL
OE, MR,
PLL_SEL
MR,
nPLL_SEL
I
IH
Input High Current
OE
MR,
nPLL_SEL
I
IL
Input Low Current
OE
Test Conditions
V
DD
= 3.3V ±10%
V
DD
= 2.5V ± 5%
V
DD
= 3.3V ±10%
V
DD
= 2.5V ± 5%
V
DD
= 3.3V ±10%
V
DD
= 2.5V ± 5%
V
DD
= 3.3V ±10%
V
DD
= 2.5V ± 5%
V
DD
= 3.3V ±10%
V
DD
= 2.5V ± 5%
V
DD
= 3.3V ±10%
V
DD
= 2.5V ± 5%
V
DDO
= 3.3V ± 10%
V
OH
V
OL
Output High Voltage; NOTE 1
Output Low Voltage: NOTE 1
V
DDO
= 2.5V ± 5%
V
DDO
= 1.8V ± 5%
V
DDO
= 3.3V±10% or 2.5V±5%
V
DDO
= 1.8V ± 5%
NOTE 1: Outputs terminated with 50
Ω
to V
DDO
/2. See Parameter Measurement section, "Load Test Circuit" diagrams.
T
ABLE
4. C
RYSTAL
C
HARACTERISTICS
Parameter
Mode of Oscillation
Frequency
Equivalent Series Resistance (ESR)
Shunt Capacitance
NOTE: Characterized using an 18pF parallel resonant crystal.
25
Test Conditions
Minimum
Typical
Maximum
32
50
7
Units
MH z
MH z
Ω
pF
Fundamental
840001AR-01
www.icst.com/products/hiperclocks.html
4
REV. A APRIL 7, 2005
IDT™ / ICS™
FEMTOCLOCKS™ CRYSTAL-TO-LVCMOS/LVTTL FREQUENCY SYNTHESIZER
4
ICS840008-01
PRELIMINARY
ICS840008-01
Circuit
EMTO LOCKS
FEMTOCLOCKS™ CRYSTAL-TO-LVCMOS/LVTTL FREQUENCY SYNTHESIZER
Integrated
ICS840008-01
Systems, Inc.
F
C
™C
RYSTAL
-
TO
-LVCMOS/LVTTL
TSD
F
REQUENCY
S
YNTHESIZER
Minimum
125
TBD
Typical
Maximum
160
Units
MHz
ps
ps
ms
ps
%
T
ABLE
5A. AC C
HARACTERISTICS
,
V
DD
= V
DDA
= V
DDO
= 3.3V±10%, T
A
= 0°C
TO
70°C
Symbol
f
OUT
Parameter
Output Frequency
Output Skew; NOTE 1, 3
RMS Phase Jitter (Random);
NOTE 2
PLL Lock Time
Output Rise/Fall Time
Integration Range:
1.875MHz - 20MHz
20% to 80%
Test Conditions
t
sk(o)
t
jit(Ø)
t
L
t
R
/ t
F
0.52
TBD
550
odc
Output Duty Cycle
50
NOTE 1: Defined as skew between outputs at the same supply voltages and with equal load conditions.
Measured at V
DDO
/2.
NOTE 2: Please refer to the Phase Noise Plot which will follow the AC Characteristics Tables.
NOTE 3: This parameter is defined in accordance with JEDEC Standard 65.
T
ABLE
5B. AC C
HARACTERISTICS
,
V
DD
= V
DDA
= 3.3V±10%, V
DDO
= 2.5V±5%, T
A
= 0°C
TO
70°C
Symbol
f
OUT
Parameter
Output Frequency
Output Skew; NOTE 1, 3
RMS Phase Jitter (Random);
NOTE 2
PLL Lock Time
Output Rise/Fall Time
Integration Range:
1.875MHz - 20MHz
20% to 80%
Test Conditions
Minimum
125
TBD
0.53
TBD
600
Typical
Maximum
160
Units
MHz
ps
ps
ms
ps
%
t
sk(o)
t
jit(Ø)
t
L
t
R
/ t
F
odc
Output Duty Cycle
50
NOTE 1: Defined as skew between outputs at the same supply voltages and with equal load conditions.
Measured at V
DDO
/2.
NOTE 2: Please refer to the Phase Noise Plot which will follow the AC Characteristics Tables.
NOTE 3: This parameter is defined in accordance with JEDEC Standard 65.
T
ABLE
5C. AC C
HARACTERISTICS
,
V
DD
= V
DDA
= 3.3V±10%, V
DDO
= 1.8V±5%, T
A
= 0°C
TO
70°C
Symbol
f
OUT
Parameter
Output Frequency
Output Skew; NOTE 1, 3
RMS Phase Jitter (Random);
NOTE 2
PLL Lock Time
Output Rise/Fall Time
Integration Range:
1.875MHz - 20MHz
20% to 80%
Test Conditions
Minimum
125
TBD
0.49
TBD
630
Typical
Maximum
160
Units
MHz
ps
ps
ms
ps
%
t
sk(o)
t
jit(Ø)
t
L
t
R
/ t
F
odc
Output Duty Cycle
50
NOTE 1: Defined as skew between outputs at the same supply voltages and with equal load conditions.
Measured at V
DDO
/2.
NOTE 2: Please refer to the Phase Noise Plot which will follow the AC Characteristics Tables.
NOTE 3: This parameter is defined in accordance with JEDEC Standard 65.
840008AR-01
www.icst.com/products/hiperclocks.html
5
REV. A APRIL 7, 2005
IDT™ / ICS™
FEMTOCLOCKS™ CRYSTAL-TO-LVCMOS/LVTTL FREQUENCY SYNTHESIZER
5
ICS840008-01

840008AR-01相似产品对比

840008AR-01 840008AR-01T
描述 Clock Generator, 160MHz, PDSO24, 3.90 X 8.65 MM, 1.50 MM HEIGHT, MO-137, SSOP-24 Clock Generator, 160MHz, PDSO24, 3.90 X 8.65 MM, 1.50 MM HEIGHT, MO-137, SSOP-24
是否无铅 含铅 含铅
是否Rohs认证 不符合 不符合
厂商名称 IDT (Integrated Device Technology) IDT (Integrated Device Technology)
零件包装代码 SSOP SSOP
包装说明 3.90 X 8.65 MM, 1.50 MM HEIGHT, MO-137, SSOP-24 3.90 X 8.65 MM, 1.50 MM HEIGHT, MO-137, SSOP-24
针数 24 24
Reach Compliance Code not_compliant not_compliant
ECCN代码 EAR99 EAR99
JESD-30 代码 R-PDSO-G24 R-PDSO-G24
JESD-609代码 e0 e0
长度 8.65 mm 8.65 mm
端子数量 24 24
最高工作温度 70 °C 70 °C
最大输出时钟频率 160 MHz 160 MHz
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 SSOP SSOP
封装形状 RECTANGULAR RECTANGULAR
封装形式 SMALL OUTLINE, SHRINK PITCH SMALL OUTLINE, SHRINK PITCH
峰值回流温度(摄氏度) 225 225
主时钟/晶体标称频率 32 MHz 32 MHz
座面最大高度 1.75 mm 1.75 mm
最大供电电压 3.63 V 3.63 V
最小供电电压 2.97 V 2.97 V
标称供电电压 3.3 V 3.3 V
表面贴装 YES YES
技术 CMOS CMOS
温度等级 COMMERCIAL COMMERCIAL
端子面层 TIN LEAD TIN LEAD
端子形式 GULL WING GULL WING
端子节距 0.635 mm 0.635 mm
端子位置 DUAL DUAL
处于峰值回流温度下的最长时间 20 20
宽度 3.9 mm 3.9 mm
uPs/uCs/外围集成电路类型 CLOCK GENERATOR, OTHER CLOCK GENERATOR, OTHER
今日有奖直播:5G和边缘计算发展和技术应用
5G是改变整个科技界的关键技术所在,5G通过面向的三大应用场景,催生出了大量不同应用,对网络性能要求有显著差异。而边缘计算、低功耗电源管理等技术就是解决不同应用的多样化网络需求的核心技 ......
EEWORLD社区 无线连接
Linux 性能监测:介绍
看了某某教程、读了某某手册,按照要求改改某某设置、系统设定、内核参数就认为做到系统优化的想法很傻很天真:)系统优化是一项复杂、繁琐、长期的工作,优化前需要监测、采集、测试、评估,优 ......
chenzhufly Linux开发
美资企业,招聘 IP protocol engineer(SW 3#)
公司名称: Carrier Access 公司网址: http://www.carrieraccess.com 电子邮箱: lshi@carrieraccess.com,简历请注明信息出处 工作地点: 上海 外语要求: 英文良好 简历接收方式: 英文及 ......
FU33 嵌入式系统
让我们DIY一个FPGA开发板,预备中
上周发贴:让我们一起DIY个 FPGA开发板, 报名喽~~~ 非常感谢大家的支持,先分享一些资料,再对电路图做完善后与大家共同探讨! 开发板: 1、先做一个简单的FPGA开发板,小试锋芒。以ALTERA的 ......
jyl FPGA/CPLD
250w功放电源问题
现在在做电机的相关课题,驱动器使用的是普通的功率放大电路,原理上与集成运算放大器相同,目前出现了一个问题: 上周驱动电机时电路正常工作,且带动电机正常运动。经过一段时间后,目前电路 ......
hqs138641 嵌入式系统
【AT-START-F403A测评】之 4、二维码扫描测试
本帖最后由 lmyyz 于 2020-10-12 16:19 编辑 我们先看一下原厂给的演示例程,main主函数: int main(void) { static u8 bartype=0; u8 result={0} ; u8 result_comp ......
lmyyz 国产芯片交流

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2309  544  2657  267  1021  5  11  30  14  17 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved