电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

8725AM-21T

产品描述PLL Based Clock Driver, 8725 Series, 1 True Output(s), 0 Inverted Output(s), PDSO20, 7.50 X 12.80 MM, 2.30 MM HEIGHT, MS-013, MO-119, SOIC-20
产品类别逻辑    逻辑   
文件大小234KB,共18页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 选型对比 全文预览

8725AM-21T概述

PLL Based Clock Driver, 8725 Series, 1 True Output(s), 0 Inverted Output(s), PDSO20, 7.50 X 12.80 MM, 2.30 MM HEIGHT, MS-013, MO-119, SOIC-20

8725AM-21T规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码SOIC
包装说明7.50 X 12.80 MM, 2.30 MM HEIGHT, MS-013, MO-119, SOIC-20
针数20
Reach Compliance Codenot_compliant
ECCN代码EAR99
系列8725
输入调节DIFFERENTIAL
JESD-30 代码R-PDSO-G20
JESD-609代码e0
长度12.8 mm
逻辑集成电路类型PLL BASED CLOCK DRIVER
湿度敏感等级1
功能数量1
反相输出次数
端子数量20
实输出次数1
最高工作温度70 °C
最低工作温度
封装主体材料PLASTIC/EPOXY
封装代码SOP
封装等效代码SOP20,.4
封装形状RECTANGULAR
封装形式SMALL OUTLINE
峰值回流温度(摄氏度)225
电源3.3 V
Prop。Delay @ Nom-Sup4.5 ns
传播延迟(tpd)4.5 ns
认证状态Not Qualified
Same Edge Skew-Max(tskwd)0.05 ns
座面最大高度2.65 mm
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
温度等级COMMERCIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式GULL WING
端子节距1.27 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
宽度7.5 mm
最小 fmax31.25 MHz

8725AM-21T文档预览

DIFFERENTIAL-TO-HSTL ZERO DELAY
CLOCK GENERATOR
Not Recommend for New Designs - 10/23/2013
For replacement device use ICS8725BY-01LF
ICS8725-21
NRND
Features
One differential HSTL output pair
One differential feedback output pair
Differential CLK/nCLK input pair
CLK/nCLK pair can accept the following differential
input levels: LVPECL, LVDS, HSTL, HCSL, SSTL
Output frequency range: 31.25MHz to 630MHz
Input frequency range: 31.25MHz to 630MHz
VCO range: 250MHz to630MHz
External feedback for “zero delay” clock regeneration
with configurable frequencies
Programmable dividers allow for the following output-to-input
frequency ratios: 8:1, 4:1, 2:1, 1:1, 1:2, 1:4, 1:8
Cycle-to-cycle jitter: 35ps (maximum)
Output skew: 50ps (maximum)
Static phase offset: 30ps ± 125ps
3.3V core, 1.8V output operating supply
0°C to 70°C ambient operating temperature
Available in both standard (RoHS 5) and lead-free (RoHS 6)
packages
Industrial temperature information available upon request
General Description
The ICS8725-21 is a highly versatile 1:1 Differential- to-HSTL
Clock Generator and a member of the HiPerClockS™ family of
High Performance Clock Solutions from IDT. The CLK, nCLK pair
can accept most standard differential input levels. The
ICS8725-21 has a fully integrated PLL and can be configured as
zero delay buffer, multiplier or divider, and has an output frequency
range of 31.25MHz to 630MHz. The reference divider, feedback
divider and output divider are each programmable, thereby
allowing for the following output-to-input frequency ratios: 8:1, 4:1,
2:1, 1:1, 1:2, 1:4, 1:8. The external feedback allows the device to
achieve “zero delay” between the input clock and the output
clocks. The PLL_SEL pin can be used to bypass the PLL for
system test and debug purposes. In bypass mode, the reference
clock is routed around the PLL and into the internal output
dividers.
Block Diagram
PLL_SEL
Pullup
÷1, ÷2, ÷4, ÷8,
÷16, ÷32
,
÷64
CLK
Pulldown
nCLK
Pullup
0
Q
nQ
Pin Assignment
CLK
nCLK
MR
V
DD
nFB_IN
FB_IN
SEL2
GND
nQFB
QFB
1
2
3
4
5
6
7
8
9
10
20
19
18
17
16
15
14
13
12
11
nc
SEL1
SEL0
V
DD
PLL_SEL
V
DDA
SEL3
V
DDO
Q
nQ
1
QFB
nQFB
PLL
8:1, 4:1, 2:1, 1:1,
1:2, 1:4, 1:8
FB_IN
Pulldown
nFB_IN
Pullup
ICS8725-21
20-Lead SOIC
7.5mm x 12.8mm x 2.3mm package body
M Package
Top View
SEL0
Pulldown
SEL1
Pulldown
SEL2
Pulldown
SEL3
Pulldown
MR
Pulldown
IDT™ / ICS™
HSTL ZERO DELAY CLOCK GENERATOR
1
ICS8725AM-21 REV. B OCTOBER 23, 2013
ICS8725-21
DIFFERENTIAL-TO-HSTL ZERO DELAY CLOCK GENERATOR
Table 1. Pin Descriptions
Number
1
2
Name
CLK
nCLK
Input
Input
Type
Pulldown
Pullup
Description
Non-inverting differential clock input.
Inverting differential clock input.
Active HIGH Master Reset. When logic HIGH, the internal dividers are reset
causing the true outputs Q and QFB to go low and the inverted outputs nQ and
nQFB to go high. When logic LOW, the internal dividers and the outputs are
enabled. LVCMOS / LVTTL interface levels.
Core supply pins.
Pullup
Pulldown
Pulldown
Inverting differential feedback input to phase detector for regenerating clocks
with “Zero Delay.” Connect to pin 9.
Non-inverted differential feedback input to phase detector for regenerating
clocks with “Zero Delay.” Connect to pin 10.
Determines output divider values in Table 3. LVCMOS / LVTTL interface levels.
Power supply ground.
Differential feedback output pair. HSTL interface levels.
Differential output pair. HSTL interface levels.
Output supply pin.
Analog supply pin.
Pullup
PLL select. Selects between the PLL and reference clock as the input to the
dividers. When LOW, selects reference clock. When HIGH, selects PLL.
LVCMOS/LVTTL interface levels.
No connect.
3
MR
Input
Pulldown
4, 17
5
6
7, 14,
18, 19
8
9, 10
11, 12
13
15
16
20
V
DD
nFB_IN
FB_IN
SEL2, SEL3,
SEL0 SEL1
GND
nQFB, QFB
nQ/Q
V
DDO
V
DDA
PLL_SEL
nc
Power
Input
Input
Input
Power
Output
Output
Power
Power
Input
Unused
NOTE:
Pullup and Pulldown
refer to internal input resistors. See Table 2,
Pin Characteristics,
for typical values.
Table 2. Pin Characteristics
Symbol
C
IN
R
PULLUP
R
PULLDOWN
Parameter
Input Capacitance
Input Pullup Resistor
Input Pulldown Resistor
Test Conditions
Minimum
Typical
4
51
51
Maximum
Units
pF
k
k
IDT™ / ICS™
HSTL ZERO DELAY CLOCK GENERATOR
2
ICS8725AM-21 REV. B OCTOBER 23, 2013
ICS8725-21
DIFFERENTIAL-TO-HSTL ZERO DELAY CLOCK GENERATOR
Function Tables
Table 3A. Control Input Function Table
Inputs
Outputs
PLL_SEL = 1
PLL Enable Mode
Reference Frequency Range (MHz)*
250 - 630
125 - 315
62.5 - 157.5
31.25 - 78.75
250 - 630
125 - 315
62.5 - 157.5
31.25 - 78.75
125 - 315
250 - 630
125 - 315
62.5 - 157.5
31.25 - 78.75
62.5 - 157.5
31.25 - 78.75
31.25 - 78.75
Q/nQ
÷1
÷1
÷1
÷1
÷2
÷2
÷2
÷4
÷4
÷8
x2
x2
x2
x4
x4
x8
SEL3
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
SEL2
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
SEL1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
SEL0
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
*NOTE: VCO frequency range for all configurations above is 250MHz to 630MHz.
IDT™ / ICS™
HSTL ZERO DELAY CLOCK GENERATOR
3
ICS8725AM-21 REV. B OCTOBER 23, 2013
ICS8725-21
DIFFERENTIAL-TO-HSTL ZERO DELAY CLOCK GENERATOR
Table 3B. PLL Bypass Function Table
Inputs
Outputs
PLL_SEL = 0
PLL Bypass Mode
SEL1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
SEL0
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
Q/nQ, QFB/nQFB
÷4
÷4
÷4
÷8
÷8
÷8
÷16
÷16
÷32
÷64
÷2
÷2
÷4
÷1
÷2
÷1
SEL3
0z
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
SEL2
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
IDT™ / ICS™
HSTL ZERO DELAY CLOCK GENERATOR
4
ICS8725AM-21 REV. B OCTOBER 23, 2013
ICS8725-21
DIFFERENTIAL-TO-HSTL ZERO DELAY CLOCK GENERATOR
Absolute Maximum Ratings
NOTE: Stresses beyond those listed under
Absolute Maximum Ratings
may cause permanent damage to the device.
These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond
those listed in the
DC Characteristics or AC Characteristics
is not implied. Exposure to absolute maximum rating conditions for
extended periods may affect product reliability.
Item
Supply Voltage, V
DD
Inputs, V
I
Outputs, V
O
Package Thermal Impedance,
JA
Storage Temperature, T
STG
Rating
4.6V
-0.5V to V
DD
+ 0.5V
-0.5V to V
DDO
+ 0.5V
46.2C/W (0 lfpm)
-65C to 150C
DC Electrical Characteristics
Table 4A. Power Supply DC Characteristics,
V
DD
= V
DDA
= 3.3V ± 5%, V
DDO
= 1.8V ± 0.2V, T
A
= 0°C to 70°C
Symbol
V
DD
V
DDA
V
DDO
I
DD
I
DDA
I
DDO
Parameter
Core Supply Voltage
Analog Supply Voltage
Output Supply Voltage
Power Supply Current
Analog Supply Current
Output Supply Current
0
Test Conditions
Minimum
3.135
3.135
1.6
Typical
3.3
3.3
1.8
Maximum
3.465
3.465
2.0
137
17
Units
V
V
V
mA
mA
mA
Table 4B. LVCMOS/LVTTL DC Characteristics,
V
DD
= V
DDA
= 3.3V ± 5%, V
DDO
= 1.8V ± 0.2V, T
A
= 0°C to 70°C
Symbol
V
IH
V
IL
I
IH
Parameter
Input High Voltage
Input Low Voltage
SEL[0:3], MR
Input High Current
PLL_SEL
SEL[0:3], MR
I
IL
Input Low Current
PLL_SEL
V
DD
= V
IN
= 3.465V
V
DD
= V
IN
= 3.465V
V
DD
= 3.465V, V
IN
= 0V
V
DD
= 3.465V, V
IN
= 0V
-5
-150
Test Conditions
Minimum
2
-0.3
Typical
Maximum
V
DD
+ 0.3
0.8
150
5
Units
V
V
µA
µA
µA
µA
IDT™ / ICS™
HSTL ZERO DELAY CLOCK GENERATOR
5
ICS8725AM-21 REV. B OCTOBER 23, 2013

8725AM-21T相似产品对比

8725AM-21T 8725AM-21
描述 PLL Based Clock Driver, 8725 Series, 1 True Output(s), 0 Inverted Output(s), PDSO20, 7.50 X 12.80 MM, 2.30 MM HEIGHT, MS-013, MO-119, SOIC-20 PLL Based Clock Driver, 8725 Series, 1 True Output(s), 0 Inverted Output(s), PDSO20, 7.50 X 12.80 MM, 2.30 MM HEIGHT, MS-013, MO-119, SOIC-20
是否无铅 含铅 含铅
是否Rohs认证 不符合 不符合
厂商名称 IDT (Integrated Device Technology) IDT (Integrated Device Technology)
零件包装代码 SOIC SOIC
包装说明 7.50 X 12.80 MM, 2.30 MM HEIGHT, MS-013, MO-119, SOIC-20 7.50 X 12.80 MM, 2.30 MM HEIGHT, MS-013, MO-119, SOIC-20
针数 20 20
Reach Compliance Code not_compliant not_compliant
ECCN代码 EAR99 EAR99
系列 8725 8725
输入调节 DIFFERENTIAL DIFFERENTIAL
JESD-30 代码 R-PDSO-G20 R-PDSO-G20
JESD-609代码 e0 e0
长度 12.8 mm 12.8 mm
逻辑集成电路类型 PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER
湿度敏感等级 1 1
功能数量 1 1
端子数量 20 20
实输出次数 1 1
最高工作温度 70 °C 70 °C
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 SOP SOP
封装等效代码 SOP20,.4 SOP20,.4
封装形状 RECTANGULAR RECTANGULAR
封装形式 SMALL OUTLINE SMALL OUTLINE
峰值回流温度(摄氏度) 225 225
电源 3.3 V 3.3 V
Prop。Delay @ Nom-Sup 4.5 ns 4.5 ns
传播延迟(tpd) 4.5 ns 4.5 ns
认证状态 Not Qualified Not Qualified
Same Edge Skew-Max(tskwd) 0.05 ns 0.05 ns
座面最大高度 2.65 mm 2.65 mm
最大供电电压 (Vsup) 3.465 V 3.465 V
最小供电电压 (Vsup) 3.135 V 3.135 V
标称供电电压 (Vsup) 3.3 V 3.3 V
表面贴装 YES YES
温度等级 COMMERCIAL COMMERCIAL
端子面层 Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15)
端子形式 GULL WING GULL WING
端子节距 1.27 mm 1.27 mm
端子位置 DUAL DUAL
处于峰值回流温度下的最长时间 30 20
宽度 7.5 mm 7.5 mm
最小 fmax 31.25 MHz 31.25 MHz
msp430f149定时器和A/D用出现问题
rt:我想用定时器去控制AD数据采集,但是没有达到理想结果,我首先用TB定时10ms,然后再TB的中断服务程序里面启动TA,给TA赋初值300us,TA的终端里面开启AD并给TA重新装入100us的值,到100us后 ......
f585885 微控制器 MCU
H题QQ讨论群
群号23206878 专科组H题讨论...
fengxin 电子竞赛
简单的操作即可判断芯片好坏!
IC41C16256-25K功能测试仪,是CECCLab最新推出的专用芯片测试仪,具有操作简单、实用性强,可信度高的特点。特别适合IC分销商,一次性投资可以降低你的测试成本。 产品型号:IC41C16256-25K ......
cecclab 测试/测量
DSP2812读写SST39VF800A之C++程序源码
DSP2812读写SST39VF800A之C++程序源码 /*----------------------------------------------------- DSP2812读写SST39VF800A之C++程序源码 本演示程序在Study-2812增强版上通过运行测试 - ......
gaoxiao 微控制器 MCU
利用Quartus II如何从VHDL源代码得到逻辑电路图?
我是初学者,VHDL程序可以通过编译,并且时序正确,但我想得到它的逻辑电路图,应该怎么做呢?...
158675811 嵌入式系统
简易的 LED 驱动电路
本帖最后由 dontium 于 2015-1-23 13:32 编辑 无须微处理器控制的整合式 LED 驱动器 作者:Tsing Hsu,德州仪器 发光二极管 (LED) 正逐渐成为广泛运用的照明解决方案,然而,不同的 ......
德州仪器 模拟与混合信号

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1409  697  2237  2129  1871  40  32  36  48  15 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved