电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8320Z36GT-133T

产品描述ZBT SRAM, 1MX36, 8.5ns, CMOS, PQFP100, LEAD FREE, TQFP-100
产品类别存储    存储   
文件大小863KB,共23页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
标准  
下载文档 详细参数 全文预览

GS8320Z36GT-133T概述

ZBT SRAM, 1MX36, 8.5ns, CMOS, PQFP100, LEAD FREE, TQFP-100

GS8320Z36GT-133T规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称GSI Technology
零件包装代码QFP
包装说明LQFP,
针数100
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间8.5 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES AT 3.3V SUPPLY
JESD-30 代码R-PQFP-G100
JESD-609代码e3
长度20 mm
内存密度37748736 bit
内存集成电路类型ZBT SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量100
字数1048576 words
字数代码1000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织1MX36
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层PURE MATTE TIN
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm

文档预览

下载PDF文档
GS8320Z18/36T-250/225/200/166/150/133
100-Pin TQFP
Commercial Temp
Industrial Temp
Features
• NBT (No Bus Turn Around) functionality allows zero wait
read-write-read bus utilization; Fully pin-compatible with
both pipelined and flow through NtRAM™, NoBL™ and
ZBT™ SRAMs
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• User-configurable Pipeline and Flow Through mode
• LBO pin for Linear or Interleave Burst mode
• Pin compatible with 2Mb, 4Mb, 8Mb, and 16Mb devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ Pin for automatic power-down
• JEDEC-standard 100-lead TQFP package
• RoHS-compliant 100-lead TQFP package available
36Mb Pipelined and Flow Through
Synchronous NBT SRAMs
250 MHz–133 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
Because it is a synchronous device, address, data inputs, and
read/ write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable (ZZ) and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS8320Z18/36T may be configured by the user to operate
in Pipeline or Flow Through mode. Operating as a pipelined
synchronous device, meaning that in addition to the rising edge
triggered registers that capture input signals, the device
incorporates a rising-edge-triggered output register. For read
cycles, pipelined SRAM output data is temporarily stored by
the edge triggered output register during the access cycle and
then released to the output drivers at the next rising edge of
clock.
The GS8320Z18/36T is implemented with GSI's high
performance CMOS technology and is available in a JEDEC-
standard 100-pin TQFP package.
Functional Description
The GS8320Z18/36T is a 36Mbit Synchronous Static SRAM.
GSI's NBT SRAMs, like ZBT, NtRAM, NoBL or other
pipelined read/double late write or flow through read/single
late write SRAMs, allow utilization of all available bus
bandwidth by eliminating the need to insert deselect cycles
when the device is switched from read to write cycles.
Parameter Synopsis
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
-250 -225 -200 -166 -150 -133 Unit
2.5 2.7 3.0 3.5 3.8 4.0 ns
4.0 4.4 5.0 6.0 6.6 7.5 ns
285
350
6.5
6.5
205
235
265
320
7.0
7.0
195
225
245
295
7.5
7.5
185
210
220 210 185 mA
260 240 215 mA
8.0 8.5 8.5 ns
8.0 8.5 8.5 ns
175 165 155 mA
200 190 175 mA
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
Rev: 1.03d 1/2011
1/23
© 2001, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
招聘Analog IC design 工程师
招聘Analog IC design 工程师招聘Analog IC design 工程师(无锡) 无锡圆芯微电子有限公司 (位于无锡新区信息产业园) 是一家海外在无锡初创的IC设计公司,公司主要从事DisplayPort,HDMI,DVI,L ......
analogstudy 模拟电子
变压器次极绕组问题
请教各位大侠,变压器次极有两个绕组,一为主绕组,一为副绕组,双线为什么并绕呢?...
buyi 电源技术
工具一直处于Beta状态
A: 这个工具一直处于Beta状态, 每次启动都这样 如图: B:把ssh配置删除再试试,重新生成了。 ...
明远智睿Lan 工业自动化与控制
什么都不说请给个解释
下载 (30.55 KB) 2009-9-16 16:53 下载 (32.04 KB) 2009-9-16 16:53 ...
smnh1 stm32/stm8
用12864液晶的图形方式显示字符时为什么会出现乱码?
基本指令能够正常显示字符或汉字,改用扩充指令的图形方式时,屏幕就会出现乱码,尽管字符也还是显示出来了,另外128X64大小的图片能正常显示,请问各位高人,这是什么原因呢?为什么图形方 ......
zhulide 嵌入式系统
keil
bit Ircv(uchar sla, uchar *s) { Start_I2c();/*启动总线*/ SendByte(sla); /*发送器件地址*/ if(ack==0)return(0); *s=RcvByte(); /*发送数据*/ Ack_I2 ......
langlangzhi 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2812  1965  1320  1348  111  12  54  29  15  19 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved