电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS832018T-150T

产品描述Cache SRAM, 2MX18, 8.5ns, CMOS, PQFP100, TQFP-100
产品类别存储    存储   
文件大小2MB,共25页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS832018T-150T概述

Cache SRAM, 2MX18, 8.5ns, CMOS, PQFP100, TQFP-100

GS832018T-150T规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称GSI Technology
零件包装代码QFP
包装说明LQFP, QFP100,.63X.87
针数100
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间8.5 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES AT 3.3V SUPPLY
最大时钟频率 (fCLK)150 MHz
I/O 类型COMMON
JESD-30 代码R-PQFP-G100
长度20 mm
内存密度37748736 bit
内存集成电路类型CACHE SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量100
字数2097152 words
字数代码2000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织2MX18
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装等效代码QFP100,.63X.87
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
电源2.5/3.3 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.06 A
最小待机电流3.14 V
最大压摆率0.19 mA
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm

文档预览

下载PDF文档
GS832018/32/36T-250/225/200/166/150/133
100-Pin TQFP
Commercial Temp
Industrial Temp
Features
• FT pin for user-configurable flow through or pipeline
operation
• Single Cycle Deselect (SCD) operation
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 100-lead TQFP package
• RoHS-compliant 100-lead TQFP package available
2M x 18, 1M x 32, 1M x 36
36Mb Sync Burst SRAMs
250 MHz–133 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
Functional Description
Applications
The GS832018/32/36T is a 37,748,736-bit high performance
synchronous SRAM with a 2-bit burst address counter.
Although of a type originally developed for Level 2 Cache
applications supporting high performance CPUs, the device
now finds application in synchronous SRAM applications,
ranging from DSP main store to networking chip set support.
me
nd
ed
for
Controls
Addresses, data I/Os, chip enables (E1, E2, E3), address burst
control inputs (ADSP, ADSC, ADV), and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
Ne
w
Parameter Synopsis
-250 -225 -200 -166 -150 -133 Unit
2.5 2.7 3.0 3.5 3.8 4.0 ns
4.0 4.4 5.0 6.0 6.6 7.5 ns
285
350
6.5
6.5
205
235
265
320
7.0
7.0
195
225
245
295
7.5
7.5
185
210
220 210 185 mA
260 240 215 mA
8.0 8.5 8.5 ns
8.0 8.5 8.5 ns
175 165 155 mA
200 190 175 mA
Re
co
m
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
Rev: 1.03b 12/2007
No
t
1/25
De
sig
n—
Di
sco
nt
inu
ed
Pr
od
u
cycles can be initiated with either ADSP or ADSC inputs. In
Burst mode, subsequent burst addresses are generated
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
interleave order with the Linear Burst Order (LBO) input. The
Burst function need not be used. New addresses can be loaded
on every cycle with no degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by
the user via the FT mode pin (Pin 14). Holding the FT mode
pin low places the RAM in Flow Through mode, causing
output data to bypass the Data Output Register. Holding FT
high places the RAM in Pipeline mode, activating the rising-
edge-triggered Data Output Register.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS832018/32/36T operates on a 2.5 V or 3.3 V power
supply. All input are 3.3 V and 2.5 V compatible. Separate
output power (V
DDQ
) pins are used to decouple output noise
from the internal circuits and are 3.3 V and 2.5 V compatible.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
ct
© 2003, GSI Technology
【MXCHIP Open1081】库的研究
我看了Open1081的库的说明,感觉轻了许多就不几个函数.但要真正地用起来绝非易事. 我前面学过蓝牙的库CC2541感觉比这个复杂.但所有的蓝牙,WIFI,和BIGBEE 涉及到编程时都有一 ......
ddllxxrr 无线连接
初次使用必看!S5pv210系列:E8卡片电脑系统烧写或者更换
在启动卡制作完成后,使用下面步骤更新或者更换系统。 烧写/更新Android/ubuntu/Linux系统 1、选中SecureCRT软件,选择数字键“1”,从TQBoardDNW下载烧写镜像uboot文件双击烧写。如:u-boot_ ......
小小宇宙 ARM技术
测试STM32F101VC中,fsmc地址/数据复用问题
请教各位同学:uart5初始化代码如下://EnableUSART2,USART3,USART4,USART5clocksRCC_APB1PeriphClockCmd(RCC_APB1Periph_USART2|RCC_APB1Periph_USART3|RCC_APB1Periph_UART4|RCC_APB1Per ......
morninghan2 stm32/stm8
求助!!ccs导入TivaWare Tm4的9150例程编译出错,咋回事啊
我用的Tm4c123GH6PM的开发板,用ccs7.0导入TivaWare的mpu9150的例程编译出现错误,这是为什么呢?导入其他的例程没有问题,求解答!!! 283588 分类...
一期一会 微控制器 MCU
ARM有哪些权威的认证?
如题.谢谢!...
ztj55 ARM技术
2212外接FLASH和RAM的使用。!!
2212外接FLASH和RAM的使用。!!大家好: 请问SMARTARM2200,我将LPC2210改为LPC2212的话,我想程序在2212里运行,把BOOT1:0设成11,这样程序是在芯片内运行。但如果我想将外部FLASH和外部RAM ......
edwinzhu 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2059  1866  1069  2407  1725  23  40  19  51  33 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved