电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

HI8482J

产品描述DUAL LINE RECEIVER, PQCC20, PLASTIC, LCC-20
产品类别模拟混合信号IC    驱动程序和接口   
文件大小160KB,共10页
制造商Holt Integrated Circuits
官网地址http://www.holtic.com/
下载文档 详细参数 全文预览

HI8482J概述

DUAL LINE RECEIVER, PQCC20, PLASTIC, LCC-20

HI8482J规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称Holt Integrated Circuits
零件包装代码QLCC
包装说明QCCJ,
针数20
Reach Compliance Codecompliant
其他特性ALSO OPERATES AT +/-15 V SUPPLY
差分输出NO
输入特性DIFFERENTIAL SCHMITT TRIGGER
接口集成电路类型LINE RECEIVER
接口标准ARINC 429
JESD-30 代码S-PQCC-J20
JESD-609代码e0
长度8.9662 mm
标称负供电电压-12 V
功能数量2
端子数量20
最高工作温度85 °C
最低工作温度-40 °C
封装主体材料PLASTIC/EPOXY
封装代码QCCJ
封装形状SQUARE
封装形式CHIP CARRIER
峰值回流温度(摄氏度)245
认证状态Not Qualified
最大接收延迟
接收器位数2
座面最大高度4.597 mm
最大供电电压5.5 V
最小供电电压4.5 V
标称供电电压5 V
电源电压1-最大13.2 V
电源电压1-分钟10.8 V
电源电压1-Nom12 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层TIN LEAD
端子形式J BEND
端子节距1.27 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度8.9662 mm

HI8482J文档预览

HI-8482
March 2007
ARINC 429
Dual Line Receiver
PIN CONFIGURATIONS
(Top Views)
19 - CAP1A
18 - IN1A
17 - CAP1B
16 - IN1B
15 - OUT1A
14 - GND
GENERAL DESCRIPTION
The HI-8482 bus interface unit is a silicon gate CMOS de-
vice designed as a dual differential line receiver in accor-
dance with the requirements of the ARINC 429 bus speci-
fication. The device translates incoming ARINC 429 sig-
nals to normal CMOS/TTL levels on each of its two inde-
pendent receive channels. The HI-8482 is also function-
ally equivalent to the Fairchild/Raytheon RM3183.
The self-test inputs force the outputs to either a ZERO,
ONE, or NULL state for system tests. While in self-test
mode, the ARINC inputs are ignored.
All the ARINC inputs have built-in hysteresis to reject
noise that may be present on the ARINC bus. Additional
input noise filtering can also be accomplished with exter-
nal capacitors.
The HI-8482 line receiver is one of several options of-
fered by Holt Integrated Circuits to interface to the ARINC
bus. The digital data processing for serial-to-parallel con-
version and clock recovery can be accomplished with the
HI-6010, HI-8683 or similar devices.
The HI-8482 is available in a variety of ceramic & plastic
packages including Small Outline (SOIC), J-Lead PLCC,
Cerquad, DIP & Leadless Chip Carrier (LCC).
IN2B - 4
OUT2B - 5
IN2A - 6
CAP2A - 7
OUT2A - 8
HI-8482J
HI-8482JT
20 - PIN
PLASTIC
J-LEAD PLCC
+V
L
- 9
N/C - 10
OUT1B - 12
+V
S
- 11
20 - TESTB
3 - CAP2B
2 - TESTA
1 - -V
S
N/C - 13
20 - TESTB
19 - CAP1A
18 - IN1A
17 - CAP1B
16 - IN1B
15 - OUT1A
14 - GND
13 - N/C
12 - OUT1B
11 - +V
S
FEATURES
!
Converts ARINC 429 levels to digital data
!
Direct replacement for the RM3183
!
Greater than 2 volt receiving hysteresis
!
TTL and CMOS outputs and test inputs
!
Military screening available
!
20-Pin SOIC, PLCC, CERQUAD, DIP &
LCC packages are available
-V
S
- 1
TESTA - 2
CAP2B - 3
IN2B - 4
OUT2B - 5
IN2A - 6
CAP2A - 7
OUT2A - 8
+V
L
- 9
N/C - 10
HI-8482PSI
HI-8482PST
20 - PIN
PLASTIC
SMALL
OUTLINE
(SOIC) - WB
(See page 6 for additional Package Pin Configurations)
TRUTH TABLE
ARINC INPUTS
V (A) - V (B)
Null
Zero
One
Don't Care
Don't Care
Don't Care
TEST INPUTS
TEST A
0
0
0
0
1
1
OUTPUTS
OUT A
0
0
1
0
1
0
TEST B
0
0
0
1
0
1
OUT B
0
1
0
1
0
0
(DS8482 Rev. G)
HOLT INTEGRATED CIRCUITS
www.holtic.com
03/07
HI-8482
FUNCTIONAL DESCRIPTION
The HI-8482 contains two independent ARINC 429 receive
channels. The diagram in Figure 1 illustrates a typical HI-
8482 receive channel.
The differential ARINC signal input is converted to a positive
signal referenced to ground through level shifters and a
unity gain differential amplifier.
A positive differential input signal is converted to a positive
signal on the plus output of the differential amplifier. This
output is proportional in amplitude to the original input
signal. At the same time, the corresponding MINUS output
is pulled to GND. Likewise when a negative input signal is
present at the ARINC inputs, a positive signal is present on
the MINUS output and the PLUS output is pulled to GND.
The outputs of the differential amplifier are compared with
the ONE, ZERO and NULL threshold levels to produce the
appropriate logic level on the OUTA and OUTB outputs of
the device. The ARINC clock signal may be recovered
through a NOR function of OUTA and OUTB.
The test inputs logically disconnect the outputs of the
comparators from OUTA and OUTB and force the device
outputs to one of the three valid states (Figure 5). This
alleviates having to ground the ARINC inputs during test
mode operation.
ARINC LEVELS
The ARINC 429 specification requires the following
detection levels:
STATE
ONE
NULL
ZERO
DIFFERENTIAL VOLTAGE
+6.5V to +13V
+2.5V to -2.5V
-6.5V to -13V
The HI-8482 guarantees recognition of these levels with a
common mode voltage with respect to GND less than
±5V for the worst case condition.
NOISE
The input hysteresis is set to reject voltage level transi-
tions in the undefined region between the maximum
ZERO level and the minimum NULL level and the unde-
fined region between the maximum NULL level and the
minimum ONE level. Therefore, once a valid input
differential voltage threshold is detected, the outputs will
remain at a valid logic state until a new valid input voltage
is detected.
In addition to the hysteresis, the CAPA and CAPB pins
make it possible to add simple RC filters to the ARINC
inputs.
+Vs
TYPICAL CHANNEL
+V
L
TESTA
TESTB
INA
CAPA
PLUS
LEVEL
SHIFT
Detect
Level
Comp
DIFF
AMP
OUTA
INB
CAPB
LEVEL
SHIFT
MINUS
Comparators
w / hysteresis
Comp
OUTB
Detect
Level
-Vs
FIGURE 1 - BLOCK DIAGRAM
GND
HOLT INTEGRATED CIRCUITS
2
HI-8482
ground (GND) connection should be sturdy and isolated from large
switching currents to provide a quiet ground reference.
The HI-8482 can be used with HI-3182 or HI-8585 Line Drivers to
provide a complete analog ARINC 429 interface solution. A simple
application, which can be used in systems requiring a repeater
type circuit for long transmissions or for test interfaces, is given in
Figure 3. More HI-3182 or HI-8585 drivers may be added to test
multiple ARINC channels, as shown.
TYPICAL APPLICATIONS
APPLICATIONS
The standard connections for the HI-8482 are shown in Figure 2.
Decoupling of the supply should be done near the IC to avoid
propagation of noise spikes due to switching transients. The
+5V
+15V
HI-8482
ARINC
CHANNEL 1
39 pF
IN1A
IN1B
CAP1A
39 pF
OUT1A
OUT1B
A
B
CHANNEL 1
DATA OUT
TO LOGIC
CAP1B
IN2A
IN2B
OUT2A
OUT2B
A
B
CHANNEL 2
DATA OUT
TO LOGIC
ARINC
CHANNEL 2
39 pF
39 pF
CAP2A
CAP2B
TESTA
N/C
TESTB
N/C
LOGIC
TEST
INPUTS
-15V
FIGURE 2 - ARINC RECEIVER STANDARD CONNECTIONS
ARINC
INPUT
CHANNEL
IN1A
IN1B
OUT1A
OUT1B
DATA (A)
DATA (B)
AOUT
BOUT
A
B
ARINC
OUTPUT
CHANNEL 1
1/2
HI-8482
DATA (A)
DATA (B)
HI-3182
or HI-8585
AOUT
BOUT
A
B
ARINC
OUTPUT
CHANNEL 2
HI-3182
or HI-8585
TO ADDITIONAL
CHANNELS
FIGURE 3 - ARINC REPEATER CIRCUIT
HOLT INTEGRATED CIRCUITS
3
HI-8482
PIN DESCRIPTION TABLE
SYMBOL FUNCTION
CAP1A
CAP1B
CAP2A
CAP2B
GND
IN1A
IN1B
IN2A
INPUT
INPUT
INPUT
INPUT
POWER
INPUT
INPUT
INPUT
DESCRIPTION
Filter capacitor input for terminal A of
channel 1
Filter capacitor input for terminal B of
channel 1
Filter capacitor input for terminal A of
channel 2
Filter capacitor input for terminal B of
channel 2
0 Volts
ARINC input terminal A of channel 1
ARINC input terminal B of channel 1
ARINC input terminal A of channel 2
SYMBOL FUNCTION
IN2B
OUT1A
OUT1B
OUT2A
OUT2B
TESTA
TESTB
+V
L
+Vs
-Vs
INPUT
OUTPUT
OUTPUT
OUTPUT
OUTPUT
INPUT
INPUT
POWER
POWER
POWER
DESCRIPTION
ARINC input terminal B of channel 2
TTL output terminal A of channel 1
TTL output terminal B of channel 1
TTL output terminal A of channel 2
TTL output terminal B of channel 2
Test input terminal A
Test input terminal B
+5 Volts ±10%
+12 Volts ±10% or +15 Volts ±10%
-12 Volts ±10% or -15 Volts ±10%
TIMING DIAGRAMS
+10V
ARINC
DIFFERENTIAL
INPUT
0V
-10V
t
PLH
50%
t
r
90%
10%
t
f
OUTA
t
PHL
t
PLH
t
PHL
50%
OUTB
FIGURE 4
+5V
TESTA
0V
+5V
TESTB
0V
t
TLH
50%
t
r
90%
10%
t
f
OUTA (test)
t
THL
t
TLH
t
THL
50%
OUTB (test)
FIGURE 5
HOLT INTEGRATED CIRCUITS
4
HI-8482
ABSOLUTE MAXIMUM RATINGS
(Voltages referenced to Gnd = 0V)
Supply Voltage, +V
S
:......................................................................+20 VDC
-V
S
: .......................................................................-20 VDC
+V
L
:........................................................................+7 VDC
Operating Temperature Range: (Industrial) .........................-40°C to +85°C
(Hi-Temp) ........................-55°C to +125°C
(Military) ..........................-55°C to +125°C
Internal Power Dissipation: ..............................................................900mW
Voltage at ARINC Inputs: .......................................................-29V to +29V
Voltage at Any Other Input:.............................................-0.3V to V
L
+ 0.3V
Output Short Circuit Protected: .............................................Not Protected
Storage Temperature Range: .........................................-65°C to +150°C
Soldering Temperature: (Ceramic).................................30 sec. at +300°C
(Plastic - leads)........................10 sec. at +280°C
(Plastic - body) ................................+220°C Max.
NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only.
Functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied.
Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
ELECTRICAL CHARACTERISTICS
±12 < V
S
< ±15, V
L
= +5V, Operating temperature range (unless otherwise noted)
PARAMETERS
ARINC inputs - IN1A, IN1B, IN2A, IN2B
V(A) - V(B)
V(A) - V(B)
V(A) - V(B)
(|V(A)| - |V(B)|) / 2
Input resistance - input A to input B
Input resistance - input A or B to Gnd
Input capacitance - input A to B
Input capacitance - input A or B to Gnd
Test inputs - TESTA, TESTB
Logic 1 input voltage
Logic 0 input voltage
Logic 1 input current (magnitude)
Logic 0 input current
Outputs - OUT1A, OUT1B, OUT2A, OUT2B
Voltage - sourcing 100µA
Voltage - sourcing 2.8mA
Voltage - sinking 100µA
Voltage - sinking 2.0mA
Rise time
Fall time
Propagation delay - low to high (ARINC)
Propagation delay - high to low (ARINC)
Propagation delay - low to high (TESTA/B)
Propagation delay - low to high (TESTA/B)
Supply current
+VS current
+VS current
-VS current
-VS current
+VL current
+VL current
SYMBOL TEST CONDITIONS
MIN
TYP
MAX
UNITS
VIH
VIL
VNULL
VCM
RI
RG
CI
CG
OUTA = 1
OUTB = 1
OUTA = OUTB = 0
Frequency = 80KHz
Supply pins floating
Supply pins floating
Filter caps disconnected
Filter caps disconnected
6.5
-6.5
-2.5
30K
19K
-
-
see note 1
see note 1
10
-10
0
±5
50K
25K
5
5
13
-13
2.5
10
10
volts
volts
volts
volts
ohms
ohms
pF
pF
VIH
VIL
IIH
IIL
ARINC inputs to Gnd, TA = 25°C
ARINC inputs to Gnd, TA = 25°C
VIH = 2.7V
VIL = 0V
2.7
5
0.5
0.8
15
1
volts
volts
µA
µA
VOH
VOH
VOL
VOL
tr
tf
tPLH
tPHL
tTLH
tTHL
TA = 25°C
Full temperature range
TA = 25°C
Full temperature range
CL = 50pF, TA = 25°C
CL = 50pF, TA = 25°C
CL = 50pF, TA = 25°C and filter caps disconnected
CL = 50pF, TA = 25°C and filter caps disconnected
CL = 50pF, TA = 25°C
CL = 50pF, TA = 25°C
4
3.5
0.08
0.8
70
70
40
30
600
600
50
50
volts
volts
volts
volts
ns
ns
ns
ns
ns
ns
IDD
IDD
IEE
IEE
ICC
ICC
±VS
±VS
±VS
±VS
±VS
±VS
=
=
=
=
=
=
±15V,
±12V,
±15V,
±12V,
±15V,
±12V,
TA
TA
TA
TA
TA
TA
=25°C,
=25°C,
=25°C,
=25°C,
=25°C,
=25°C,
TESTA
TESTA
TESTA
TESTA
TESTA
TESTA
and TESTB
and TESTB
and TESTB
and TESTB
and TESTB
and TESTB
=
=
=
=
=
=
0V
0V
0V
0V
0V
0V
3.7
3
8.7
7.4
9
8.6
7
6
15
14
20
18
mA
mA
mA
mA
mA
mA
Notes:
1. Guaranteed by design.
HOLT INTEGRATED CIRCUITS
5
刚接触430
刚接触430 现在 做一个项目要用430型号,项目需要定时隔15分钟读取对方仪表数据一次,并加上日期 保存在E2PROM 中。要保存三天的数据量。不知道430哪款自带时钟不用外加时钟芯片以及自带E2PROM ......
lyzjhzdz 微控制器 MCU
各路大神 帮忙看看!!
STC89C52芯片 , 想做采集DS18B20的温度 显示在数码管的 DIY , 程序没有语法错误 , 编译时无法生成HEX 文件 。 考虑到STC系列没有SPI总线,就没用MAX6675。 个人怀疑是串口 ......
jialaoye 51单片机
跪求高手进来解决
我测试了cpu的供电是3.3v和1.92连接仿真器连接不上 Error connecting to the target: Error 0x00000204/-1156 Error during: Register, OCS, Lost processor clock. Device may be operati ......
kyj17096 微控制器 MCU
关于电子元件如何连接的小问题
本帖最后由 liufengjing9 于 2014-8-22 19:00 编辑 可能是因为我刚接触一些电子元件的缘故吧。本身就对一些电子元件比较好奇。当然,我接触的电子元件少之又少。所以有一些很幼稚的但很困扰 ......
liufengjing9 PCB设计
有关MATLAB安装的问题
我今天装MATLAB7.0,装完后打开出现界面后就突然自动关了,是什么原因啊?我已经装过两次了,怎么处理啊?...
yly1985 嵌入式系统
2440+wince 5 录音播放的问题
2440+wince 5 通过mIC进行录音,得到的wav文件播放不清楚,好像是有噪声。 请问有没有分析过2440 wince 5 bsp中的wavdev的代码的? 我对其中的设置 播放和录音的DMA的buffer看不懂,感觉其 ......
liyanfang39 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1471  2798  2796  1613  2209  43  30  38  9  25 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved