电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8322Z72C-200IVT

产品描述ZBT SRAM, 512KX72, 7.5ns, CMOS, PBGA209, 14 X 22 MM, 1 MM PITCH, BGA-209
产品类别存储    存储   
文件大小628KB,共39页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS8322Z72C-200IVT概述

ZBT SRAM, 512KX72, 7.5ns, CMOS, PBGA209, 14 X 22 MM, 1 MM PITCH, BGA-209

GS8322Z72C-200IVT规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称GSI Technology
零件包装代码BGA
包装说明LBGA,
针数209
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间7.5 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES AT 2.5V SUPPLY
JESD-30 代码R-PBGA-B209
长度22 mm
内存密度37748736 bit
内存集成电路类型ZBT SRAM
内存宽度72
功能数量1
端子数量209
字数524288 words
字数代码512000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织512KX72
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
座面最大高度1.7 mm
最大供电电压 (Vsup)2 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm

文档预览

下载PDF文档
GS8322Z18/36/72(B/E/C)-xxxV
119, 165 & 209 BGA
Commercial Temp
Industrial Temp
Features
• NBT (No Bus Turn Around) functionality allows zero wait
Read-Write-Read bus utilization; fully pin-compatible with
both pipelined and flow through NtRAM™, NoBL™ and
ZBT™ SRAMs
• 1.8 V or 2.5 V core power supply
• 1.8 V or 2.5 V I/O supply
• User-configurable Pipeline and Flow Through mode
• ZQ mode pin for user-selectable high/low output drive
• IEEE 1149.1 JTAG-compatible Boundary Scan
• LBO pin for Linear or Interleave Burst mode
• Pin-compatible with 2Mb, 4Mb, 8Mb, and 16Mb devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ Pin for automatic power-down
• JEDEC-standard 119-, 165- or 209-Bump BGA package
• RoHS-compliant packages available
36Mb Pipelined and Flow Through
Synchronous NBT SRAM
250 MHz–133 MHz
1.8 V or 2.5 V V
DD
1.8 V or 2.5 V I/O
Because it is a synchronous device, address, data inputs, and
read/write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable (ZZ) and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS8322Z18/36/72-xxxV may be configured by the user to
operate in Pipeline or Flow Through mode. Operating as a
pipelined synchronous device, in addition to the rising-edge-
triggered registers that capture input signals, the device
incorporates a rising edge triggered output register. For read
cycles, pipelined SRAM output data is temporarily stored by
the edge-triggered output register during the access cycle and
then released to the output drivers at the next rising edge of
clock.
The GS8322Z18/36/72-xxxV is implemented with GSI's high
performance CMOS technology and is available in a JEDEC-
standard 119-bump, 165-bump or 209-bump BGA package.
Functional Description
The GS8322Z18/36/72-xxxV is a 36Mbit Synchronous Static
SRAM. GSI's NBT SRAMs, like ZBT, NtRAM, NoBL or
other pipelined read/double late write or flow through read/
single late write SRAMs, allow utilization of all available bus
bandwidth by eliminating the need to insert deselect cycles
when the device is switched from read to write cycles.
Parameter Synopsis
t
KQ
tCycle
Curr
(x18)
Curr
(x36)
Curr
(x72)
t
KQ
tCycle
Curr
(x18)
Curr
(x36)
Curr
(x72)
-250 -225 -200 -166 -150 -133 Unit
3.0 3.0 3.0 3.5 3.8 4.0 ns
4.0 4.4 5.0 6.0 6.7 7.5 ns
275
330
415
6.5
6.5
200
225
300
255
300
385
7.0
7.0
190
215
280
240
280
340
7.5
7.5
180
205
255
215
245
305
8.0
8.0
170
195
245
205
230
285
8.5
8.5
160
185
230
180
205
255
8.5
8.5
150
170
225
mA
mA
mA
ns
ns
mA
mA
mA
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
Rev: 1.06 9/2008
1/39
© 2002, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
EPM7128
本帖最后由 paulhyde 于 2014-9-15 08:56 编辑 EPM7128 ...
xiangzi001 电子竞赛
家庭物联网终端(门禁部分)心得体会
这个活动就要结束了,先发点心得笔记了 第一篇:硬件电路剖析第二篇:如何建立一个MSP430的工程番外篇:富士通开发板的使用体会92725 92726 一楼发门禁的心得体会,里面涉及的附件全部在 ......
zca123 DIY/开源硬件专区
教会你大学里没学到的知识---电子电气工程师必知必会
本帖最后由 tiankai001 于 2013-12-28 17:36 编辑 《电子电气工程师必知必会(第2版)》教会你大学里没学到而工作中至关重要的知识和技能   成为一名合格的电子电气工程师难吗?    ......
tiankai001 下载中心专版
发一个重量级的嵌入式LINUX视频教程 共10G
<嵌入式Linux应用开发完全手册>视频目录: 第1课 环境搭建及工具、概念介绍 第2课 GPIO实验 第3课 存储管理器实验 第4课 MMU实验 第5课 NAND FLASH控制器 第6课 中断控制器 第7课 系统时 ......
wanghongyang 嵌入式系统
关于Tina导入新的spice模型问题
请问下为啥在ti官网中下载的TPS54302 spice模型无法添加在Tina中 ...
kunkunjiang TI技术论坛
TCPMP编译问题,有经验的高手请进!
用EVC 4.0对TCPMP 0.72进行编译时显示"The build cannot proceed because the current target CPU for the dependent project does not match the one for the active project. Please select a ......
jiemei6617 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1904  575  854  51  2642  39  12  18  2  54 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved