电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS880F18AGT-6I

产品描述Cache SRAM, 512KX18, 6ns, CMOS, PQFP100, TQFP-100
产品类别存储    存储   
文件大小574KB,共23页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
标准
下载文档 详细参数 全文预览

GS880F18AGT-6I概述

Cache SRAM, 512KX18, 6ns, CMOS, PQFP100, TQFP-100

GS880F18AGT-6I规格参数

参数名称属性值
是否Rohs认证符合
厂商名称GSI Technology
零件包装代码QFP
包装说明LQFP,
针数100
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间6 ns
其他特性FLOW-THROUGH ARCHITECTURE; ALSO OPERATES AT 3.3V SUPPLY
JESD-30 代码R-PQFP-G100
JESD-609代码e3
长度20 mm
内存密度9437184 bit
内存集成电路类型CACHE SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量100
字数524288 words
字数代码512000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织512KX18
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层PURE MATTE TIN
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm

文档预览

下载PDF文档
GS880F18/32/36AT-5.5/6/6.5/7/7.5/8.5
100-Pin TQFP
Commercial Temp
Industrial Temp
Features
• Flow Through mode operation; Pin 14 = No Connect
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 100-lead TQFP package
512K x 18, 256K x 32, 256K x 36
9Mb Synchronous Burst SRAMs
5.5 ns–8.5 ns
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
interleave order with the Linear Burst Order (LBO) input. The
Burst function need not be used. New addresses can be loaded
on every cycle with no degradation of chip performance.
Designing for Compatibility
The JEDEC standard for Burst RAMS calls for a FT mode pin
option on Pin 14. Board sites for flow through Burst RAMS
should be designed with V
SS
connected to the FT pin location
to ensure the broadest access to multiple vendor sources.
Boards designed with FT pin pads tied low may be stuffed with
GSI’s pipeline/flow through-configurable Burst RAMs or any
vendor’s flow through or configurable Burst SRAM. Boards
designed with the FT pin location tied high or floating must
employ a non-configurable flow through Burst RAM, like this
RAM, to achieve flow through functionality.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS880F18/32/36AT operates on a 2.5 V or 3.3 V power
supply. All input are 3.3 V and 2.5 V compatible. Separate
output power (V
DDQ
) pins are used to decouple output noise
from the internal circuits and are 3.3 V and 2.5 V compatible.
Functional Description
Applications
The GS880F18/32/36AT is a 9,437,184-bit (8,388,608-bit for
x32 version) high performance synchronous SRAM with a
2-bit burst address counter. Although of a type originally
developed for Level 2 Cache applications supporting high
performance CPUs, the device now finds application in
synchronous SRAM applications, ranging from DSP main
store to networking chip set support.
Controls
Addresses, data I/Os, chip enables (E1, E2, E3), address burst
control inputs (ADSP, ADSC, ADV), and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
cycles can be initiated with either ADSP or ADSC inputs. In
Burst mode, subsequent burst addresses are generated
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
Parameter Synopsis
-250
Flow Through
2-1-1-1
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
5.5
5.5
175
200
-225
6.0
6.0
165
190
-200
6.5
6.5
160
180
-166
7.0
7.0
150
170
-150
7.5
7.5
145
165
-133
8.5
8.5
135
150
Unit
ns
ns
mA
mA
Rev: 1.03 11/2004
1/23
© 2001, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
东芝光继电器TLP3547试用
昨天收到电子工程发来的“东芝光继电器TLP3547替代机械继电器评估套件”,打开邮包只见一个神秘的小盒子 372095 打开盒子有一个包裹严密的小东西 372096 拆开后露出漂亮的小继电器评估板 3 ......
zhangjsh 东芝光电继电器TLP3547评测
今天ST隆重推出基于Cortex-M3的STM32系列单片机
意法半导体新的32位系列Cortex-M3内核微控制器重塑MCU市场STM32MCU系列大幅度提高了嵌入式系统的性价比和功耗水准日内瓦,2007年6月11日——世界领先的半导体制造厂商意法半导体(纽约证券 ......
swl2007 stm32/stm8
【活跃板块】赠送《Cortex-M3 + μC/OS-II嵌入式系统开发入门与应用》
目录 第1部分 第1章 走进ARM微处理器   1.1 ARM体系结构的源头——ARM公司   1.2 ARM处理器的发展历程   1.3 ARM体系结构    1.3.1 ARM Cortex处理器技术特点    1 ......
wanghongyang 淘e淘
开关电源问题
请教各位大侠,开关电源初级导线间的最短绝缘距离是多少?...
瑶瑶 电源技术
诸位前辈,后生求一份关于F28027的代码解读的资料,急用啊谢谢
诸位前辈,后生求一份关于F28027的代码解读的资料,急用啊谢谢。。。 ...
Mavine 嵌入式系统
晒晒刚收到的Sennor
吃饭回来打开公司综合频道,发现有一天通知说偶有快递在前台,哈哈最近母网购,一猜就是sennor到了,哈哈偶三步并作两步走后前台,提件开苞如下: https://home.eeworld.com.cn/my/attachment/ ......
mlyxlpk007 无线连接

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1924  1438  2748  2389  282  8  37  40  35  23 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved