电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS881Z36BGT-166

产品描述ZBT SRAM, 256KX36, 7ns, CMOS, PQFP100, TQFP-100
产品类别存储    存储   
文件大小690KB,共38页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
标准
下载文档 详细参数 全文预览

GS881Z36BGT-166概述

ZBT SRAM, 256KX36, 7ns, CMOS, PQFP100, TQFP-100

GS881Z36BGT-166规格参数

参数名称属性值
是否Rohs认证符合
厂商名称GSI Technology
零件包装代码QFP
包装说明LQFP,
针数100
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间7 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES WITH 3.3V SUPPLY
JESD-30 代码R-PQFP-G100
JESD-609代码e3
长度20 mm
内存密度9437184 bit
内存集成电路类型ZBT SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量100
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织256KX36
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层PURE MATTE TIN
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm

文档预览

下载PDF文档
GS881Z18B(T/D)/GS881Z32B(T/D)/GS881Z36B(T/D)
100-Pin TQFP & 165-Bump BGA
Commercial Temp
Industrial Temp
9Mb Pipelined and Flow Through
Synchronous NBT SRAM
250 MHz–133 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
Features
• User-configurable Pipeline and Flow Through mode
• NBT (No Bus Turn Around) functionality allows zero wait
read-write-read bus utilization
• Fully pin-compatible with both pipelined and flow through
NtRAM™, NoBL™ and ZBT™ SRAMs
• IEEE 1149.1 JTAG-compatible Boundary Scan
• On-chip write parity checking; even or odd selectable
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleave Burst mode
• Pin-compatible with 2M, 4M, and 18M devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ pin for automatic power-down
• JEDEC-standard packages
Because it is a synchronous device, address, data inputs, and
read/ write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable, ZZ and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS881Z18B(T/D)/GS881Z32B(T/D)/GS881Z36B(T/D)
may be configured by the user to operate in Pipeline or Flow
Through mode. Operating as a pipelined synchronous device,
in addition to the rising-edge-triggered registers that capture
input signals, the device incorporates a rising-edge-triggered
output register. For read cycles, pipelined SRAM output data is
temporarily stored by the edge triggered output register during
the access cycle and then released to the output drivers at the
next rising edge of clock.
The GS881Z18B(T/D)/GS881Z32B(T/D)/GS881Z36B(T/D)
is implemented with GSI's high performance CMOS
technology and is available in a JEDEC-standard 100-pin
TQFP package.
Functional Description
The GS881Z18B(T/D)/GS881Z32B(T/D)/GS881Z36B(T/D)
is a 9Mbit Synchronous Static SRAM. GSI's NBT SRAMs,
like ZBT, NtRAM, NoBL or other pipelined read/double late
write or flow through read/single late write SRAMs, allow
utilization of all available bus bandwidth by eliminating the
need to insert deselect cycles when the device is switched from
read to write cycles.
Paramter Synopsis
-250 -225 -200 -166 -150 -133 Unit
Pipeline
3-1-1-1
3.3 V
2.5 V
Flow
Through
2-1-1-1
3.3 V
2.5 V
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
Curr (x18)
Curr (x32/x36)
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
Curr (x18)
Curr (x32/x36)
2.5
4.0
200
230
197
225
5.5
5.5
160
185
155
180
2.7
4.4
185
215
182
210
6.0
6.0
150
170
148
165
3.0
5.0
170
195
165
190
6.5
6.5
140
160
138
155
3.4
6.0
150
170
148
165
7.0
7.0
135
155
132
150
3.8
6.7
140
160
138
155
7.5
7.5
128
145
125
140
4.0
7.5
128
145
125
140
8.5
8.5
110
125
110
125
ns
ns
mA
mA
mA
mA
ns
ns
mA
mA
mA
mA
Rev: 1.02 11/2003
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
1/38
© 2002, Giga Semiconductor, Inc.
NoBL is a trademark of Cypress Semiconductor Corp.. NtRAM is a trademark of Samsung Electronics Co.. ZBT is a trademark of Integrated Device Technology, Inc.
一种预防汽车追尾碰撞报警系统的设计
 摘要:介绍了预防公路追尾碰撞报警系统,系统由信息采集单元、中央控制单元、报警电路和显示输出单元构成。信息采集单元由4种传感器完成对车辆运行状态信号采集,中央控制单元对输入信息进行 ......
guangqiji 汽车电子
stm32如何读取R13,R14的值啊?
无论用keil,iar,混合编程都可以,只要能访问就行了!!!我想编一个多任务的程序,但是连SP都不会访问!!!...
younghorse2012 stm32/stm8
AD17.1中可以执行move vertices操作吗?
看到有的版本的AD可以执行move vertices操作,意思是移动顶点,可以修改铺铜的形状。快捷键是E-M-G,但是我的AD17中没有这个选项咋回事?是版本不支持吗? ...
南山维拉 PCB设计
430单片机初学者,求指导。
430单片机初学者,求指导。 ...
Mr。树 微控制器 MCU
求助!!基于verilog描述的计数器在行为仿真时没有输出信号??
输入时钟为 1MHz 即1us,需要产生如下图所示的周期信号 20us 10us 20us ____ ________ ________ 我的思路是通过计数器 分别计数20,30,50 复位时 ......
314613767 FPGA/CPLD
一种宽带雷达幅相误差分析与校正方法
对宽带单脉冲雷达系统三通道间的幅相不一致性及相干检波器的正交通道误差对系统性能所造成的影响,进行了分析研究"提出了具体的获取误差信号的方法及相应的校正方法,并进行了仿真计算,为实际系统 ......
JasonYoo 电源技术

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2158  2381  1567  1459  2770  44  48  32  30  56 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved