电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

LTC2240-12_15

产品描述12-Bit, 170Msps ADC
文件大小547KB,共30页
制造商Linear ( ADI )
官网地址http://www.analog.com/cn/index.html
下载文档 全文预览

LTC2240-12_15概述

12-Bit, 170Msps ADC

文档预览

下载PDF文档
LTC2240-12
12-Bit, 170Msps ADC
FEATURES
n
n
n
n
n
n
n
n
n
n
n
n
n
DESCRIPTION
The LTC
®
2240-12 is a 170Msps, sampling 12-bit A/D con-
verter designed for digitizing high frequency, wide dynamic
range signals. The LTC2240-12 is perfect for demanding
communications applications with AC performance that
includes 65.6dB SNR and 80dB SFDR. Ultralow jitter of
95fs
RMS
allows IF undersampling with excellent noise
performance.
DC specs include ±0.6LSB INL (typ), ±0.4LSB DNL (typ)
and no missing codes over temperature.
The digital outputs can be either differential LVDS, or
single-ended CMOS. There are three format options for
the CMOS outputs: a single bus running at the full data
rate or two demultiplexed buses running at half data rate
with either interleaved or simultaneous update. A separate
output power supply allows the CMOS output swing to
range from 0.5V to 2.625V.
The ENC
+
and ENC
inputs may be driven differentially or
single ended with a sine wave, PECL, LVDS, TTL, or CMOS
inputs. An optional clock duty cycle stabilizer allows high
performance over a wide range of clock duty cycles.
L,
LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks of Linear
Technology Corporation. All other trademarks are the property of their respective owners.
*LTC2220-1, LTC2220, LTC2221, LTC2230, LTC2231 are 3.3V parts.
n
Sample Rate: 170Msps
65.6dB SNR
80dB SFDR
1.2GHz Full Power Bandwidth S/H
Single 2.5V Supply
Low Power Dissipation: 445mW
LVDS, CMOS, or Demultiplexed CMOS Outputs
Selectable Input Ranges: ±0.5V or ±1V
No Missing Codes
Optional Clock Duty Cycle Stabilizer
Shutdown and Nap Modes
Data Ready Output Clock
Pin Compatible Family
250Msps: LTC2242-12 (12-Bit), LTC2242-10 (10-Bit)
210Msps: LTC2241-12 (12-Bit), LTC2241-10 (10-Bit)
170Msps: LTC2240-12 (12-Bit), LTC2240-10 (10-Bit)
185Msps: LTC2220-1 (12-Bit)*
170Msps: LTC2220 (12-Bit), LTC2230 (10-Bit)*
135Msps: LTC2221 (12-Bit), LTC2231 (10-Bit)*
64-Pin 9mm
×
9mm QFN Package
APPLICATIONS
n
n
n
n
Wireless and Wired Broadband Communication
Cable Head-End Systems
Power Amplifier Linearization
Communications Test Equipment
TYPICAL APPLICATION
2.5V
V
DD
REFH
REFL
FLEXIBLE
REFERENCE
0.5V
TO 2.625V
OV
DD
D11
D0
85
80
75
12-BIT
PIPELINED
ADC CORE
CMOS
OR
LVDS
SFDR (dBFS)
SFDR vs Input Frequency
+
ANALOG
INPUT
INPUT
S/H
70
65
1V RANGE
60
2V RANGE
55
50
45
40
0 100 200 300 400 500 600 700 800 900 1000
INPUT FREQUENCY (MHz)
224012 G11
CORRECTION
LOGIC
OUTPUT
DRIVERS
OGND
CLOCK/DUTY
CYCLE
CONTROL
224012 TA01
ENCODE
INPUT
224012fd
1
【FPGA入门到实战】verilog 状态机描述风格 源码&答疑
【FPGA入门到实战】ex_3:verilog 状态机描述风格,具有工程价值的状态机结构--源自华为内部; 源码: 学员对视频里的知识点不理解的可以在论坛里提出问题,我们老师会给大家答疑! ...
尤老师 FPGA/CPLD
新手上路 windowsCE 中CImageList::DrawIndirect(...)不能联接
该如何解决?...
flyingzero 嵌入式系统
明天就是立冬啦~
明天就是立冬节气了~冬天真的来了,~~北方的盆友们是不是又要吃饺子了~~南方的管管瑟瑟发抖需要一顿火锅来取暖~~~ 重要的事情总是被重复提起,大家一定一定注意保暖,管管已经冻感冒了,555. ......
okhxyyo 聊聊、笑笑、闹闹
RDA的一个例子 pull方法成功,而push不行
//向服务器提交数据 void CRDAExamDlg::OnBtnpush() { ISSCERDA*pCERDA = NULL; BSTR bStr = NULL; BSTR bConnectStr = NULL; BSTR bLocalConnectStr = NULL; BSTR bLocalTableNam ......
stone3w 嵌入式系统
基于DOCSIS 4.0 产品的CATV 放大器设计
DOCSIS 3.1 的出现让 CATV 提供商能够增加上下行容量。新一代 DOCSIS 4.0 产品目前正处于设计阶段。使用正确的 CATV 放大器可显著提高解决方案的效率。 为了在不断发展的有线电视业务 (CATV) ......
alan000345 无线连接
DC、AC二者的稳压输出
DC可进行稳压输出,而AC是不是不可以稳压输出,其中的原因是什么呢。。。...
secondlife110 模拟电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2031  1540  2890  764  962  30  27  39  7  10 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved