电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72615L35JG

产品描述FIFO, 512X18, 21ns, Synchronous, CMOS, PQCC68, PLASTIC, LCC-68
产品类别存储    存储   
文件大小169KB,共17页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

IDT72615L35JG概述

FIFO, 512X18, 21ns, Synchronous, CMOS, PQCC68, PLASTIC, LCC-68

IDT72615L35JG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码LCC
包装说明PLASTIC, LCC-68
针数68
Reach Compliance Codecompliant
ECCN代码EAR99
最长访问时间21 ns
其他特性BYPASS REGISTER
周期时间35 ns
JESD-30 代码S-PQCC-J68
JESD-609代码e3
长度24.2062 mm
内存密度9216 bit
内存宽度18
功能数量1
端子数量68
字数512 words
字数代码512
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织512X18
输出特性3-STATE
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码QCCJ
封装形状SQUARE
封装形式CHIP CARRIER
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度4.572 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层MATTE TIN
端子形式J BEND
端子节距1.27 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度24.2062 mm

文档预览

下载PDF文档
CMOS SyncBiFIFO
TM
256 x 18 x 2
512 x 18 x 2
FEATURES:
IDT72605
IDT72615
Two independent FIFO memories for fully bidirectional data
transfers
256 x 18 x 2 organization (IDT72605)
512 x 18 x 2 organization (IDT72615)
Synchronous interface for fast (20ns) read and write cycle times
Each data port has an independent clock and read/write control
Output enable is provided on each port as a three-state control
of the data bus
Built-in bypass path for direct data transfer between two ports
Two fixed flags, Empty and Full, for both the A-to-B and the B-
to-A FIFO
Programmable flag offset can be set to any depth in the FIFO
The synchronous BiFIFO is packaged in a 64-pin TQFP (Thin
Quad Flatpack) and 68-pin PLCC
Industrial temperature range (–40°C to +85°C)
°
°
DESCRIPTION:
The IDT72605 and IDT72615 are very high-speed, low-power bidirec-
tional First-In, First-Out (FIFO) memories, with synchronous interface for fast
read and write cycle times. The SyncBiFIFO™ is a data buffer that can store
or retrieve information from two sources simultaneously. Two Dual-Port FIFO
memory arrays are contained in the SyncBiFIFO; one data buffer for each
direction.
The SyncBiFIFO has registers on all inputs and outputs. Data is only
transferred into the I/O registers on clock edges, hence the interfaces are
synchronous. Each Port has its own independent clock. Data transfers to the
I/O registers are gated by the enable signals. The transfer direction for each
port is controlled independently by a read/write signal. Individual output enable
signals control whether the SyncBiFIFO is driving the data lines of a port or
whether those data lines are in a high-impedance state.
Bypass control allows data to be directly transferred from input to output
register in either direction.
The SyncBiFIFO has eight flags. The flag pins are Full, Empty, Almost-Full,
and Almost-Empty for both FIFO memories. The offset depths of the Almost-Full
and Almost-Empty flags can be programmed to any location.
The SyncBiFIFO is fabricated using IDT’s high-speed, submicron CMOS
technology.
FUNCTIONAL BLOCK DIAGRAM
D
A0
-D
A17
EN
A
R/W
A
OE
A
HIGH
Z
CONTROL
CLK
A
INPUT REGISTER
OUTPUT REGISTER
MUX
MEMORY
ARRAY
512 x 18
256 x 18
MUX
MEMORY
ARRAY
512 x 18
256 x 18
RESET
LOGIC
RS
CS
A
A
2
A
1
A
0
EF
AB
PAE
AB
PAF
AB
FF
AB
µP
INTERFACE
FLAG
LOGIC
FLAG
LOGIC
EF
BA
PAE
BA
PAF
BA
FF
BA
3
7
POWER
SUPPLY
INPUT REGISTER
V
CC
GND
CLK
B
OE
B
R/W
B
EN
B
HIGH
Z
CONTROL
OUTPUT REGISTER
BYP
B
D
B0
-D
B17
2704 drw 01
IDT and the IDT logo are trademarks of Integrated Device Technology, Inc. The SyncBiFIFO is a trademark of Integrated Device Technology, Inc.
INDUSTRIAL TEMPERATURE RANGE
1
2003
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
APRIL 2003
DSC-2704/8
TI教室进不去
90047 之前登录不是这个界面的,进行完中级考试提交,就出现这个界面了,除了第一个文本框,其他的都无法进行任何输入,这是怎么回事啊...
xqzl 微控制器 MCU
avr单片机烧写程序
我使用ISP下载时出现芯片无法擦除,使用智峰的软件,然后又买了一个JTAGice的下载器,可是使用AVRstudio没法烧写,,...
张彤 Microchip MCU
印制电路板的可靠性设计-去耦电容配置
在直流电源回路中,负载的变化会引起电源噪声。例如在数字电路中,当电路从一个状态转换为另一种状态时,就会在电源线上产生一个很大的尖峰电流,形成瞬变的噪声电压。配置去耦电容可以抑制因负 ......
yfee FPGA/CPLD
关于12864的LCD屏(半屏)做指针式时钟的问题
完全没有思路。。。。限定是用51系列芯片,手头上只有AT89S52,半屏显示指针如果把所有可能都存在片内ROM 那么64(行数)*8(列字节数)*8bit=512(字节)一屏,需要保存的数据有60时*60分*60 ......
autumn 嵌入式系统
LPC1114 PWM 测试效果!!!!!更交流
好几天没有发帖子啦,干别的啦 :)2010.5.14 测试PWM 功能 , 现发些图片!!使用方面 可以自行按照相关的参数自行设置占空比之类的 , 现在没有用上,制作测试 图片供交流, ...
lanyu345 NXP MCU
DM643项目开发小结(原创)
菜鸟这篇文章本来贴在blog几天了,今天偶然发现hellodsp转载,想想俺在2姨这里潜水也有两年了,特别在DSP版块,吸取了不少营养,所以贴出来,希望能给冷清的DSP版增加点人气^_^ DM643项目开发小 ......
黑衣人 DSP 与 ARM 处理器

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 958  2245  1608  1385  968  20  46  33  28  2 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved