电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT8T49N105I

产品描述Fourth generation FemtoClock
文件大小870KB,共38页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 全文预览

IDT8T49N105I概述

Fourth generation FemtoClock

文档预览

下载PDF文档
FemtoClock
®
NG
Universal Frequency Translator
General Description
The IDT8T49N105I is a highly flexible FemtoClock® NG general
purpose, low phase noise Universal Frequency Translator /
Synthesizer with alarm and monitoring functions suitable for
networking and communications applications. It is able to generate
any output frequency in the 0.98MHz - 312.5MHz range and most
output frequencies in the 312.5MHz - 1,300MHz range (see Table 3
for details). A wide range of input reference clocks and a range of
low-cost fundamental mode crystal frequencies may be used as the
source for the output frequency.
The IDT8T49N105I has three operating modes to support a very
broad spectrum of applications:
1) Frequency Synthesizer
IDT8T49N105I
DATA SHEET
Features
Fourth generation FemtoClock® NG technology
Universal Frequency Translator (UFT) / Frequency Synthesizer
Single output (Q, nQ), programmable as LVPECL or LVDS
Zero ppm frequency translation
Single differential input supports the following input types:
LVPECL, LVDS, LVHSTL, HCSL
Input frequency range: 8kHz - 710MHz
Crystal input frequency range: 16MHz - 40MHz
Two factory-set register configurations for power-up default state
Synthesizes output frequencies from a 16MHz - 40MHz
fundamental mode crystal.
Fractional feedback division is used, so there are no
requirements for any specific crystal frequency to produce the
desired output frequency with a high degree of accuracy.
Applications: PCI Express, Computing, General Purpose
Translates any input clock in the 16MHz - 710MHz frequency
range into any supported output frequency.
This mode has a high PLL loop bandwidth in order to track input
reference changes, such as Spread-Spectrum Clock
modulation, so it will not attenuate much jitter on the input
reference.
Applications: Networking & Communications.
Translates any input clock in the 8kHz -710MHz frequency
range into any supported output frequency.
This mode supports PLL loop bandwidths in the 10Hz - 580Hz
range and makes use of an external crystal to provide
significant jitter attenuation.
Power-up default configuration pin or register selectable
Configurations customized via One-Time Programmable ROM
Settings may be overwritten after power-up via I
2
C
I
2
C Serial interface for register programming
2) High-Bandwidth Frequency Translator
RMS phase jitter at 155.52MHz, using a 40MHz crystal LVDS
Output (12kHz - 20MHz): 439fs (typical), Low Bandwidth Mode
(FracN)
RMS phase jitter at 400MHz, using a 40MHz crystal
(12kHz - 40MHz):285fs (typical), Synthesizer Mode (Integer FB)
Output supply voltage modes:
V
CC
/V
CCA
/V
CCO
3.3V/3.3V/3.3V
3.3V/3.3V/2.5V (LVPECL only)
2.5V/2.5V/2.5V
-40°C to 85°C ambient operating temperature
Lead-free (RoHS 6) packaging
3) Low-Bandwidth Frequency Translator
Pin Assignment
LOCK_IND
V
CC
V
CCO
V
EE
nc
nc
S_A0
S_A1
CONFIG
SCLK
SDATA
V
CC
PLL_BYPASS
nc
19
18
17
14
13
12
8
V
EE
11
9
10
nc
nc
OE
nQ
nc
7
V
CC
nc
nc
This device provides two factory-programmed default power-up
configurations burned into One-Time Programmable (OTP) memory.
The configuration to be used is selected by the CONFIG pin. The two
configurations are specified by the customer and are programmed by
IDT during the final test phase from an on-hand stock of blank
devices. The two configurations may be completely independent of
one another.
One usage example might be to install the device on a line card with
two optional daughter cards: an OC-12 option requiring a 622.08MHz
LVDS clock translated from a 19.44MHz input and a Gigabit Ethernet
option requiring a 125MHz LVPECL clock translated from the same
19.44MHz input reference.
To implement other configurations, these power-up default settings
can be overwritten after power-up using the I
2
C interface and the
device can be completely reconfigured. However, these settings
would have to be re-written next time the device powers-up.
nc
nc
LF0
LF1
V
EE
V
CCA
HOLDOVER
CLKBAD
nc
XTALBAD
30
29 28 27 26 25 24 23 22 21
20
31
32
33
34
35
37
38
39
40
1
2
3
V
CC
4
nc
5
CLK
6
nCLK
XTAL_IN
XTAL_OUT
8T49N105
40 Lead VFQFN
6mm x 6mm x 0.925mm
16
36
E-Pad 4.65mm x 4.65mm
15
K Package
Top View
IDT8T49N105ANLGI REVISION A MAY 24, 2013
1
Q
©2013 Integrated Device Technology, Inc.
2011国赛A题一些资料
本帖最后由 paulhyde 于 2014-9-15 03:44 编辑 自己也正在参加比赛,把我搜集的资料分享了 ...
maoxiaoli71 电子竞赛
C2000编程过程时软件等待的如何使用?
C2000的指令周期较快,访问慢速存储器或外设时需加入等待。等待分硬件等待和软件等待,每一个系列的等待不完全相同。 1)对于C2000系列: 硬件等待信号为READY,高电平时不等待。 软件等待由WSG ......
Aguilera 微控制器 MCU
IC智能卡终端(POS)通过通信服务器
IC智能卡终端(POS)通过通信服务器远程接入医保信息网络   关键词:IC智能卡终端(POS) 通信服务器 专线 远程接入 医保信息网络  案例分析  医保信息化是时代发展和社会进步的必然趋 ......
rain 单片机
单片机和手机触摸屏
我在想:单片机和手机触摸屏可以连接一起吗?该怎么传出数据?有谁能指导一下呢?谢了!...
zhangjun1960 微控制器 MCU
【ST主题月】比较F042
收到还有一块STM32F042板子,两个看着几乎很像,上图分晓 239845 正面一模一样,背面也一模一样,按键太小了,不好操作。STM32F042 Nucleo搭载的是STM32F042K6T6,基于ARM Cortex-M0处理器, ......
suoma stm32/stm8
如何用软件强制性物理关断计算机IO端口等可用资源
如何用软件强制性物理关断计算机IO端口等可用资源以及 用USB密钥控制登陆windows如何实现?...
tencom 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1388  1152  1018  2322  87  52  38  40  7  46 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved