电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

8T49N281

产品描述Operating modes: locked to input signal
文件大小970KB,共63页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 全文预览

8T49N281概述

Operating modes: locked to input signal

文档预览

下载PDF文档
FemtoClock
®
NG Octal Universal
Frequency Translator
8T49N281
DATA SHEET
General Description
The 8T49N281 has a fractional-feedback PLL that can be used as a
jitter attenuator or frequency translator. It is equipped with six integer
and two fractional output dividers, allowing the generation of up to 8
different output frequencies, ranging from 8kHz to 1GHz. Three of
these frequencies are completely independent of each other and the
inputs. The other five are related frequencies. The eight outputs may
select among LVPECL, LVDS or LVCMOS output levels.
This functionality makes it ideal to be used in any frequency
translation application, including 1G, 10G, 40G and 100G
Synchronous Ethernet, OTN, and SONET/SDH, including ITU-T
G.709 (2009) FEC rates. The device may also behave as a frequency
synthesizer.
The 8T49N281 accepts up to two differential or single-ended input
clocks and a crystal input. The PLL can lock to either input clock, but
both input clocks must be related in frequency.
The device supports hitless reference switching between input
clocks. The device monitors both input clocks for Loss of Signal
(LOS). It generates an alarm when an input clock failure is detected.
Automatic and manual hitless reference switching options are
supported. LOS behavior can be set to support gapped or un-gapped
clocks.
The 8T49N281 supports holdover with an initial accuracy of ±50ppB
from the point where the loss of all applicable input reference(s) has
been detected. It maintains a historical average operating point that
may be returned to in holdover at a limited phase slope.
The device places no constraints on input to output frequency
conversion, supporting all FEC rates, including the new revision of
ITU-T Recommendation G.709 (2009), most with 0ppm conversion
error.
The PLL has a register-selectable loop bandwidth from 0.5Hz to
512Hz.
Each output supports individual phase delay settings to allow
output-output alignment.
The device supports Output Enable inputs and Lock, Holdover and
LOS status outputs.
The device is programmable through an I
2
C interface. It also
supports I
2
C master capability to allow the register configuration to
be read from an external EEPROM.
Features
Supports SDH/SONET and Synchronous Ethernet clocks
including all FEC rate conversions
Two differential outputs meet jitter limits for 100G Ethernet and
STM-256/OC-768
<0.3ps RMS (including spurs): 12kHz to 20MHz
All outputs <0.5ps RMS (including spurs) 12kHz to 20MHz
Operating modes: locked to input signal, holdover and free-run
Initial holdover accuracy of ±50ppb
Accepts two LVPECL, LVDS, LVHSTL, HCSL or LVCMOS
input clocks
Accepts frequencies ranging from 8kHz up to 875MHz
Auto and manual input clock selection with hitless switching
Clock input monitoring, including support for gapped clocks
Phase-Slope Limiting and Fully Hitless Switching options to
control output phase transients
Operates from a 10MHz to 40MHz fundamental-mode crystal
Generates eight LVPECL /LVDS or sixteen LVCMOS output clocks
Output frequencies ranging from 8kHz up to 1.0GHz (diff)
Output frequencies ranging from 8kHz to 250MHz (LVCMOS)
Four General Purpose I/O pins with optional support for status &
control:
Four Output Enable control inputs may be mapped to any of the
eight outputs
Lock, Holdover & Loss-of-Signal status outputs
Open-drain Interrupt pin
Programmable PLL bandwidth settings:
0.5Hz, 1Hz, 2Hz, 4Hz, 8Hz, 16Hz, 32Hz, 64Hz, 128Hz, 256Hz
or 512Hz
Optional Fast Lock function
Programmable output phase delays in steps as small as 16ps
Register programmable through I
2
C or via external I
2
C EEPROM
Bypass clock paths for system tests
Power supply modes
V
CC
/ V
CCA
/ V
CCO
3.3V / 3.3V / 3.3V
3.3V / 3.3V / 2.5V
3.3V / 3.3V / 1.8V (LVCMOS)
2.5V / 2.5V / 3.3V
2.5V / 2.5V / 2.5V
2.5V / 2.5V / 1.8V (LVCMOS)
Power down modes support consumption as low as 1.5W (see
Section, “Power Dissipation and Thermal Considerations”
for
details)
-40°C to 85°C ambient operating temperature
Package: 56QFN, lead-free RoHs (6)
Applications
OTN or SONET / SDH equipment Line cards (up to OC-192, and
supporting FEC ratios)
OTN de-mapping (Gapped Clock and DCO mode)
Gigabit and Terabit IP switches / routers including support of
Synchronous Ethernet
Wireless base station baseband
Data communications
8T49N281 REVISION 4 07/08/15
1
©2015 Integrated Device Technology, Inc.
arm arp
想在嵌入式2.4内核上 增加一个arp命令 我下载了 net-tools-1.60 然后编译有问题,有没有简介的代码可供编译...
seanlizh0755 ARM技术
TI的DM642EVM的BSL源代码
/* * Copyright 2003 by Spectrum Digital Incorporated. * All rights reserved. Property of Spectrum Digital Incorporated. */ /* * ======== evmdm642.c ======== * ......
fish001 DSP 与 ARM 处理器
关于或门的真值表,书上的这个是不是写错了?
0 1 x z 0 0 0 0 0 1 1 1 1 1 x x 1 x x z x 1 x x 应该都是对称矩阵吧?或们的两个输入端肯定是公平的啊 我看其他门的真值表都是对称的...
xw0326 嵌入式系统
大概多少分才能评上国家奖项!怎么才能查到自己的总分
本帖最后由 paulhyde 于 2014-9-15 03:01 编辑 大概多少分才能评上国家奖项!怎么才能查到自己的总分大概多少分才能评上国家奖项!怎么才能查到自己的总分大概多少分才能评上国家奖项!怎么才 ......
18246193969 电子竞赛
msp430单片机波特率的计算和设置
通过设置三个与波特率有关的寄存器,即波特率整数 UxBR1、UxBR0、和波特率修整寄存器UxMCTL,使用以下公式计算波特率控制参数: 波特率参数(UxBR0,UxBR1)=波特率时钟源频 ......
fish001 微控制器 MCU
联想选择人才的标准 视频链接
http://v.youku.com/v_show/id_XMzcyMTgxNDA=.html...
gauson 工作这点儿事

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1573  2383  2260  2424  1630  12  25  31  1  23 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved