电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GVT71256G18T-4

产品描述Standard SRAM, 256KX18, 3.8ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, TQFP-100
产品类别存储    存储   
文件大小280KB,共16页
制造商Cypress(赛普拉斯)
下载文档 详细参数 全文预览

GVT71256G18T-4概述

Standard SRAM, 256KX18, 3.8ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, TQFP-100

GVT71256G18T-4规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Cypress(赛普拉斯)
零件包装代码QFP
包装说明14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, TQFP-100
针数100
Reach Compliance Codecompliant
ECCN代码3A991.B.2.A
最长访问时间3.8 ns
其他特性PIPELINE ARCHITECTURE
最大时钟频率 (fCLK)150 MHz
I/O 类型COMMON
JESD-30 代码R-PQFP-G100
长度20 mm
内存密度4718592 bit
内存集成电路类型STANDARD SRAM
内存宽度18
功能数量1
端子数量100
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织256KX18
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装等效代码QFP100,.63X.87
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
电源2.5/3.3,3.3 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.01 A
最小待机电流3.14 V
最大压摆率0.4 mA
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
宽度14 mm

文档预览

下载PDF文档
327A
CY7C1327A/GVT71256G18
256K x 18 Synchronous Pipelined Burst SRAM
Features
Fast access times: 3.5, 3.8, and 4.0 ns
Fast clock speed: 166, 150, 133, and 117 MHz
Provide high-performance 3-1-1-1 access rate
Fast OE access times: 3.5 ns and 3.8 ns
Optimal for depth expansion (one cycle chip deselect
to eliminate bus contention)
3.3V –5% and +10% power supply
2.5V or 3.3V I/O supply
5V tolerant inputs except I/Os
Clamp diodes to V
SSQ
at all inputs and outputs
Common data inputs and data outputs
Byte Write Enable and Global Write control
Three chip enables for depth expansion and address
pipeline
Address, data and control registers
Internally self-timed Write Cycle
Burst control pins (interleaved or linear burst se-
quence)
Automatic power-down for portable applications
Low profile 119-lead, 14-mm x 22-mm BGA (Ball Grid
Array) and 100-pin TQFP packages
eral circuitry and a 2-bit counter for internal burst operation. All
synchronous inputs are gated by registers controlled by a pos-
itive-edge-triggered Clock Input (CLK). The synchronous in-
puts include all addresses, all data inputs, address-pipelining
Chip Enable (CE), depth-expansion Chip Enables (CE2 and
CE2), Burst Control inputs (ADSC, ADSP, and ADV), Write
Enables (WEL, WEH, and BWE), and Global Write (GW).
Asynchronous inputs include the Output Enable (OE) and
Burst Mode Control (MODE). The data outputs (Q), enabled
by OE, are also asynchronous.
Addresses and chip enables are registered with either Ad-
dress Status Processor (ADSP) or Address Status Controller
(ADSC) input pins. Subsequent burst addresses can be inter-
nally generated as controlled by the Burst Advance pin (ADV).
Address, data inputs, and write controls are registered on-chip
to initiate a self-timed Write cycle. Write cycles can be one to
four bytes wide as controlled by the write control inputs. Indi-
vidual byte write allows individual byte to be written. WEL con-
trols DQ1–DQ8 and DQP1. WEH controls DQ9–DQ16 and
DQP2. WEL and WEH can be active only with BWE being
LOW. GW being LOW causes all bytes to be written. Write
pass-through capability allows written data available at the
output for the immediately next Read cycle. This device also
incorporates pipelined enable circuit for easy depth expansion
without penalizing system performance.
The CY7C1327A/GVT71256G18 operates from a +3.3V pow-
er supply and all outputs operate on a +2.5V supply. All inputs
and outputs are JEDEC standard JESD8-5 compatible. The
device is ideally suited for 486, Pentium®, 680x0, and Power-
PC™ systems and for systems that benefit from a wide syn-
chronous data bus.
Functional Description
The Cypress Synchronous Burst SRAM family employs high-
speed, low-power CMOS designs using advanced triple-layer
polysilicon, double-layer metal technology. Each memory cell
consists of four transistors and two high-valued resistors.
The
CY7C1327A/GVT71256G18
SRAM
integrates
262,144x18 SRAM cells with advanced synchronous periph-
Selection Guide
7C1327A-166
71256G18-3
Maximum Access Time (ns)
Maximum Operating Current (mA)
Maximum CMOS Standby Current (mA)
3.5
425
10
7C1327A-150
71256G18-4
3.8
400
10
7C1327A-133
71256G18-5
4.0
375
10
7C1327A-117
71256G18-6
4.0
350
10
Cypress Semiconductor Corporation
Document #: 38-05129 Rev. *A
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised November 13, 2002
wince上 怎么实现通过浏览器浏览网页
各位大侠,我的开发板现在可以通过网线连接PC进行程序调试。我现在想通过浏览器来浏览网页,不知道要定制些什么。还请大家指教。...
leiliang 嵌入式系统
如何精确测量两个脉冲的时间间隔,精确到ns量级?
两个脉冲的宽度都是10ns左右,都是高斯型的脉冲,他们的间隔是us量级。 想得到它们的精确时间间隔,精度到亚纳秒。 查到有精度很高TDC的芯片,可是这些芯片的触发方式都不合适,它们无法判断 ......
blacklog 模拟电子
关于TI提供的集成开发软件CCS的下载及使用方法--适合新手
方法一:从官方网站下载,提前注册个账号 1.登陆TI官网:http://www.ti.com.cn/浏览工具与软件,找到开发工具包括 Code Composer Studio IDE,如下图: 139072 点击进入,点击“开发工具 ......
qinkaiabc 微控制器 MCU
MSP430:MSP430 的硬件 USART 配置
MSP430 中的硬件 USART 模块是一种状态机制 (state machine),每次定义新的 USART 配置时都必须将其状态复位。这可以通过固件,由 UCTL 寄存器中 SWRST 位的设置/复位序列来实现。 ......
Aguilera 微控制器 MCU
ATtiny单片机中DDRx寄存器
在AtmelStudio7中编写ATtiny816单片机的程序,在配置IO时,用DDRx寄存器,出现未定义是怎么回事? ...
测控一哥 Microchip MCU
2015年12月版主芯币奖励公告
根据 EEWORLD版主规则及版主操作手册https://bbs.eeworld.com.cn/thread-370268-1-1.html2015年12月获得奖励版主名单如下: 227022连续半年月版主管理积分不足60或未参与论坛管理的版主将取消 ......
eric_wang 为我们提建议&公告

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1143  611  829  256  1257  24  13  17  6  26 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved