电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT10A474S7DF

产品描述Standard SRAM, 1KX4, 7ns, CDIP24
产品类别存储    存储   
文件大小88KB,共7页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDT10A474S7DF概述

Standard SRAM, 1KX4, 7ns, CDIP24

IDT10A474S7DF规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
包装说明DIP, DIP24,.4
Reach Compliance Codeunknown
最长访问时间7 ns
I/O 类型SEPARATE
JESD-30 代码R-XDIP-T24
JESD-609代码e0
内存密度4096 bit
内存集成电路类型STANDARD SRAM
内存宽度4
负电源额定电压-5.2 V
端子数量24
字数1024 words
字数代码1000
工作模式ASYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织1KX4
输出特性OPEN-EMITTER
封装主体材料CERAMIC
封装代码DIP
封装等效代码DIP24,.4
封装形状RECTANGULAR
封装形式IN-LINE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
电源-5.2 V
认证状态Not Qualified
表面贴装NO
温度等级COMMERCIAL
端子面层Tin/Lead (Sn/Pb)
端子形式THROUGH-HOLE
端子节距2.54 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED

文档预览

下载PDF文档
®
HIGH-SPEED BiCMOS
ECL STATIC RAM
4K (1K x 4-BIT) SRAM
Integrated Device Technology, Inc.
PRELIMINARY
IDT10474, IDT10A474
IDT100474, IDT100A474
IDT101474, IDT101A474
FEATURES:
• 1024-words x 4-bit organization
• Address access time: 2.7/3/3.5/4/4.5/5/7/8/10/15 ns
• Low power dissipation: 1000mW (typ.)
• Guaranteed Output Hold time
• Fully compatible with ECL logic levels
• Separate data input and output
• Corner and Center power pin pinouts
• Standard through-hole and surface mount packages
• Guaranteed-performance die available for MCMs/hybrids
• MIL-STD-883, Class B product available
DESCRIPTION:
The IDT10474(10A474), IDT100474(100A474) and
IDT101474(101A474) are 4,096-bit high-speed BiCMOS ECL
static random access memories organized as 1Kx4, with
separate data inputs and outputs. All I/Os are fully compatible
with ECL levels.
These devices are part of a family of asynchronous four-
bit-wide ECL SRAMs. This device is available in both the
traditional corner-power pinout, and "revolutionary" center-
power pin configurations. Because they are manufactured in
BiCMOS technology, power dissipation is greatly reduced
over equivalent bipolar devices. Low power operation pro-
vides higher system reliability and makes possible the use of
the plastic SOJ package for high-density surface mount
assembly.
The fast access time and guaranteed Output Hold time
allow greater margin for system timing variation. DataIN setup
time specified with respect to the trailing edge of Write Pulse
eases write timing allowing balanced Read and Write cycle
times.
FUNCTIONAL BLOCK DIAGRAM
A
0
V
CC
DECODER
4,096-BIT
MEMORY
ARRAY
V
EE
A
9
D
0
D
1
D
2
D
3
SENSE AMPS
AND READ/WRITE
CONTROL
Q
0
Q
1
Q
2
Q
3
WE
CS
2760 drw 01
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
COMMERCIAL TEMPERATURE RANGE
©1992
Integrated Device Technology, Inc.
OCTOBER 1992
DSC-8022/3
1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1982  879  774  2656  2107  40  18  16  54  43 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved