电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT10484S8Y

产品描述Standard SRAM, 4KX4, 8ns, PDSO24
产品类别存储    存储   
文件大小96KB,共7页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDT10484S8Y概述

Standard SRAM, 4KX4, 8ns, PDSO24

IDT10484S8Y规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
Reach Compliance Codenot_compliant
最长访问时间8 ns
I/O 类型SEPARATE
JESD-30 代码R-PDSO-J24
JESD-609代码e0
内存密度16384 bit
内存集成电路类型STANDARD SRAM
内存宽度4
湿度敏感等级3
负电源额定电压-5.2 V
端子数量24
字数4096 words
字数代码4000
工作模式ASYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织4KX4
输出特性OPEN-EMITTER
封装主体材料PLASTIC/EPOXY
封装代码SOJ
封装等效代码SOJ24,.34
封装形状RECTANGULAR
封装形式SMALL OUTLINE
并行/串行PARALLEL
峰值回流温度(摄氏度)225
电源-5.2 V
认证状态Not Qualified
表面贴装YES
温度等级COMMERCIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式J BEND
端子节距1.27 mm
端子位置DUAL
处于峰值回流温度下的最长时间30

文档预览

下载PDF文档
®
HIGH-SPEED BiCMOS
ECL STATIC RAM
16K (4K x 4-BIT) SRAM
Integrated Device Technology, Inc.
PRELIMINARY
IDT10484, IDT10A484
IDT100484, IDT100A484
IDT101484, IDT101A484
FEATURES:
• 4096-words x 4-bit organization
• Address access time: 4/4.5/5/7/8/10/15 ns
• Low power dissipation: 900mW (typ.)
• Guaranteed Output Hold time
• Fully compatible with ECL logic levels
• Separate data input and output
• Corner and Center power pin pinouts
• Standard through-hole and surface mount packages
• Guaranteed-performance die available for MCMs/hybrids
• MIL-STD-883, Class B product available
DESCRIPTION:
The IDT10484(10A484), IDT100484(100A484) and
IDT101484(101A484) are 16,384-bit high-speed BiCEMOS™
ECL static random access memories organized as 4Kx4, with
separate data inputs and outputs. All I/Os are fully compatible
with ECL levels.
These devices are part of a family of asynchronous four-
bit-wide ECL SRAMs. This device is available in both the
traditional corner-power pinout, and "revolutionary" center-
power pin configurations. Because they are manufactured in
BiCEMOS™ technology, power dissipation is greatly reduced
over equivalent bipolar devices. Low power operation pro-
vides higher system reliability and makes possible the use of
the plastic SOJ package for high-density surface mount
assembly.
The fast access time and guaranteed Output Hold time
allow greater margin for system timing variation. DataIN setup
time specified with respect to the trailing edge of Write Pulse
eases write timing allowing balanced Read and Write cycle
times.
FUNCTIONAL BLOCK DIAGRAM
A
0
16,384-BIT
MEMORY ARRAY
DECODER
V
CC
V
EE
A
11
D
0
D
1
D
2
D
3
WE1
WE2
CS
SENSE AMPS
AND READ/WRITE
CONTROL
Q
0
Q
1
Q
2
Q
3
2811 drw 01
BiCEMOS is a trademark of Integrated Device Technology, Inc.
COMMERCIAL TEMPERATURE RANGE
©1991
Integrated Device Technology, Inc.
JANUARY 1992
DSC-8018/4
1
请教一个AVR数组问题
用的w5500网络芯片+AV:128想实现一个小的WEB服务器。现在要在AVR128的flash中存放页面数组如图1: 但是调用的时候不知道怎么读出来。。。编译的结果显示已经放到flash中如图4 图3 ......
a991123 Microchip MCU
如何用msp430实现wifi 服务器
以前用ARM实现了wifi的发射,作为服务器使用。现在想移植到msp430上,本人对430一点不了解,请有经验的前辈给指明方法。谢谢!...
xinrugujing 微控制器 MCU
MSP430在线烧写后,断电再上电,程序无法正常运行。感觉是复位不成功
MSP430在线烧写后,断电再上电,程序无法正常运行。感觉是复位不成功...
来学习 微控制器 MCU
Coding for SSDs – Part 4: Advanced Functionalities and Internal Parallelism
This is Part 4 over 6 of “Coding for SSDs”, covering Sections 5 and 6. For other parts and sections, you can refer to the Table to Contents. This is a series of articles that I w ......
白丁 FPGA/CPLD
如何用软盘自动恢复D盘备份的VxWorks系统至C盘
复印机打印控制器使用的是VxWorks系统,机器配置如下: CPU:PⅢ 866MHz 硬盘:61G(C,D,E三分区) 内存:256M 软驱:1.44M 网卡:10M/100M 其它:1394接口卡 无显示器及输入设备。 ......
99012606 实时操作系统RTOS
统计下SHT21焊接情况?
大家谈谈SHT21应该怎么焊接?https://bbs.eeworld.com.cn/thread-153506-1-1.html看来这个芯片焊接很需要功夫哦!...
小志 DIY/开源硬件专区

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 236  2097  2265  363  1368  5  43  46  8  28 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved