电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT101514S12C

产品描述Standard SRAM, 256KX4, 12ns, BICMOS, CDIP32, 0.400 INCH, SIDE BRAZED, CERAMIC, DIP-32
产品类别存储    存储   
文件大小97KB,共7页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDT101514S12C概述

Standard SRAM, 256KX4, 12ns, BICMOS, CDIP32, 0.400 INCH, SIDE BRAZED, CERAMIC, DIP-32

IDT101514S12C规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码DIP
包装说明0.400 INCH, SIDE BRAZED, CERAMIC, DIP-32
针数32
Reach Compliance Codenot_compliant
ECCN代码3A991.B.2.B
最长访问时间12 ns
I/O 类型SEPARATE
JESD-30 代码R-CDIP-T32
JESD-609代码e0
长度40.894 mm
内存密度1048576 bit
内存集成电路类型STANDARD SRAM
内存宽度4
负电源额定电压-5.2 V
功能数量1
端子数量32
字数262144 words
字数代码256000
工作模式ASYNCHRONOUS
最高工作温度75 °C
最低工作温度
组织256KX4
输出特性OPEN-EMITTER
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码DIP
封装等效代码DIP32,.4
封装形状RECTANGULAR
封装形式IN-LINE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
电源-5.2 V
认证状态Not Qualified
座面最大高度5.08 mm
最大压摆率0.26 mA
表面贴装NO
技术BICMOS
温度等级COMMERCIAL EXTENDED
端子面层Tin/Lead (Sn/Pb)
端子形式THROUGH-HOLE
端子节距2.54 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度10.16 mm

文档预览

下载PDF文档
®
HIGH-SPEED BiCMOS
ECL STATIC RAM
1M (256K x 4-BIT) SRAM
Integrated Device Technology, Inc.
PRELIMINARY
IDT10514
IDT100514
IDT101514
FEATURES:
• 262,144-words x 4-bit organization
• Address access time: 10/12/15 ns
• Low power dissipation: 800mW (typ.)
• Guaranteed Output Hold time
• Fully compatible with ECL logic levels
• Separate data input and output
• Standard through-hole and surface mount packages
• Guaranteed-performance die available for MCMs/hybrids
DESCRIPTION:
The IDT10514, IDT100514 and IDT101514 are 1,048,576-
bit high-speed BiCMOS ECL Static Random Access Memo-
ries organized as 256Kx4, with separate data inputs and
outputs. All I/Os are fully compatible with ECL levels.
These devices are part of a family of asynchronous four-
bit-wide ECL SRAMs. The devices have been configured to
follow the standard ECL SRAM JEDEC pinout. Because they
are manufactured in BiCMOS technology, power dissipation
is greatly reduced over equivalent bipolar devices. Low power
operation provides higher system reliability and makes pos-
sible the use of the plastic SOJ package for high-density
surface mount assembly.
The fast access time and guaranteed Output Hold time
allow greater margin for system timing variation. DataIN setup
time specified with respect to the trailing edge of Write Pulse
eases write timing allowing balanced Read and Write cycle
times.
FUNCTIONAL BLOCK DIAGRAM
A
0
16,384-BIT
MEMORY ARRAY
V
CC
V
EE
DECODER
A
11
D
0
D
1
D
2
D
3
SENSE AMPS
AND READ/WRITE
CONTROL
Q
0
Q
1
Q
2
Q
3
WE
1
WE
2
CS
2811 drw 01
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
COMMERCIAL TEMPERATURE RANGE
©1992
Integrated Device Technology, Inc.
AUGUST 1992
1

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2662  300  2118  2574  829  54  7  43  52  17 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved