电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

7285L15PAGI

产品描述TSSOP-56, Tube
产品类别存储    存储   
文件大小110KB,共12页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

7285L15PAGI在线购买

供应商 器件名称 价格 最低购买 库存  
7285L15PAGI - - 点击查看 点击购买

7285L15PAGI概述

TSSOP-56, Tube

7285L15PAGI规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅不含铅
是否Rohs认证符合
零件包装代码TSSOP
包装说明TSSOP, TSSOP56,.3,20
针数56
制造商包装代码PAG56
Reach Compliance Codecompli
ECCN代码EAR99
最长访问时间15 ns
其他特性RETRANSMIT
最大时钟频率 (fCLK)40 MHz
周期时间25 ns
JESD-30 代码R-PDSO-G56
JESD-609代码e3
长度14 mm
内存密度73728 bi
内存集成电路类型OTHER FIFO
内存宽度9
湿度敏感等级1
功能数量1
端子数量56
字数8192 words
字数代码8000
工作模式ASYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织8KX9
可输出NO
封装主体材料PLASTIC/EPOXY
封装代码TSSOP
封装等效代码TSSOP56,.3,20
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源5 V
认证状态Not Qualified
座面最大高度1.2 mm
最大待机电流0.015 A
最大压摆率0.15 mA
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Matte Tin (Sn) - annealed
端子形式GULL WING
端子节距0.5 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
宽度6.1 mm
Base Number Matches1

文档预览

下载PDF文档
CMOS DUAL ASYNCHRONOUS FIFO
DUAL 256 x 9, DUAL 512 x 9,
DUAL 1,024 x 9, DUAL 2,048 x 9,
DUAL 4,096 x 9, DUAL 8,192 x 9
LEAD FINISH (SnPb) ARE IN EOL PROCESS - LAST TIME BUY EXPIRES JUNE 15, 2018
IDT7280
IDT7281
IDT7282
IDT7283
IDT7284
IDT7285
FEATURES:
DESCRIPTION:
The IDT7280 is equivalent to two IDT7200 256 x 9 FIFOs
The IDT7281 is equivalent to two IDT7201 512 x 9 FIFOs
The IDT7282 is equivalent to two IDT7202 1,024 x 9 FIFOs
The IDT7283 is equivalent to two IDT7203 2,048 x 9 FIFOs
The IDT7284 is equivalent to two IDT7204 4,096 x 9 FIFOs
The IDT7285 is equivalent to two IDT7205 8,192 x 9 FIFOs
Low power consumption
— Active: 685 mW (max.)
— Power-down: 83 mW (max.)
Ultra high speed—12 ns access time
Asynchronous and simultaneous read and write
Offers optimal combination of data capacity, small foot print
and functional flexibility
Ideal for bi-directional, width expansion, depth expansion,
bus-matching, and data sorting applications
Status Flags: Empty, Half-Full, Full
Auto-retransmit capability
High-performance CMOS technology
Space-saving TSSOP
Industrial temperature range (–40°C to +85°C) is available
°
°
The IDT7280/7281/7282/7283/7284/7285 are dual-FIFO memories that
load and empty data on a first-in/first-out basis. These devices are functional
and compatible to two IDT7200/7201/7202/7203/7204/7205 FIFOs in a single
package with all associated control, data, and flag lines assigned to separate
pins. The devices use Full and Empty flags to prevent data overflow and
underflow and expansion logic to allow for unlimited expansion capability in both
word size and depth.
The reads and writes are internally sequential through the use of ring pointers,
with no address information required to load and unload data. Data is toggled
in and out of the devices through the use of the Write (W) and Read (R) pins.
The devices utilize a 9-bit wide data array to allow for control and parity bits
at the user’s option. This feature is especially useful in data communications
applications where it is necessary to use a parity bit for transmission/reception
error checking. It also features a Retransmit (RT) capability that allows for reset
of the read pointer to its initial position when
RT
is pulsed LOW to allow for
retransmission from the beginning of data. A Half-Full Flag is available in the
single device mode and width expansion modes.
These FIFOs are fabricated using high-speed CMOS technology. They are
designed for those applications requiring asynchronous and simultaneous
read/writes in multiprocessing and rate buffer applications.
FUNCTIONAL BLOCK DIAGRAM
DATA INPUTS
(DA
0
-DA
8
)
WA
WRITE
CONTROL
WRITE
POINTER
THREE-
STATE
BUFFERS
RAM
ARRAY A
256 x 9
512 x 9
1,024 x 9
2,048 x 9
4,096 x 9
8,192 x 9
RSA
WB
WRITE
CONTROL
WRITE
POINTER
DATA INPUTS
(DB
0
-DB
8
)
RAM
ARRAY B
256 x 9
512 x 9
1,024 x 9
2,048 x 9
4,096 x 9
8,192 x 9
THREE-
STATE
BUFFERS
RSB
READ
POINTER
READ
POINTER
RA
READ
CONTROL
FLAG
LOGIC
EXPANSION
LOGIC
RESET
LOGIC
READ
CONTROL
FLAG
LOGIC
EXPANSION
LOGIC
RESET
LOGIC
XIA
XOA/HFA
FFA
EFA
DATA
OUTPUTS
(QA
0
-QA
8
)
FLA/RTA
RB
XIB
XOB/HFB
FFB
EFB
DATA
OUTPUTS
(QB
0
-QB
8
)
FLB/RTB
3208 drw 01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
©2017
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
NOVEMBER 2017
DSC-3208/10
空载检测原理,哪个看懂了的    解答一下 
666204 空载检测原理,哪个看懂了的 解答一下 ...
QWE4562009 电路观察室
【回顾2022展望2023】安全第一健康是福
回顾2022,觉得最重要的两点就是标题:安全第一,健康是福。 这一年,我们这一个小小的小县城,火灾,车祸发生了不知多少起。有段时间严重到一天三起一周五起火灾,车祸更是三天两头。我家大 ......
okhxyyo 聊聊、笑笑、闹闹
[ ST NUCLEO-U575ZI-Q 测评] 转STM32CubeIDE代码提示如何安装
安装好的STM32CubeIDE,发现没有代码提示功能。找了好久,这位大佬的新测可以用。分享帖子给大家: https://blog.csdn.net/qq_23127707/article/details/112002621 ...
lugl4313820 stm32/stm8
交流输入需要考虑并联均流吗?
666208 如上图所示,由于单线16A限制,交流用一根线功率不够,现在用两根线并联,连接到端子排上,然后从端子排上再分四路给四个开关电源供电, 在这种方式下,需要考虑输入端交流的均流 ......
S3S4S5S6 电源技术
回顾2022展望2023+时间过的真快呀
时间过得真是快,转眼娃娃会走路讲话了 ●你的2022年是如何度过的 出差60天,游了西湖,桂林,夫子庙,完美躲避了疫情; 阅读了linux 2.6源码; 玩了几块板子; 截止目前没有 ......
dql2016 聊聊、笑笑、闹闹
第二代骁龙8助力努比亚Z50打造全新光学影像旗舰
  12月19日,努比亚正式发布了新一代印象功能旗舰手机努比亚 Z50。作为努比亚下一个十年的开篇,努比亚 Z50新升级的35毫米定制光学系统拥有强大的第二代骁龙 8移动平台,精心打造了业界领先的 ......
scdd 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2451  2488  2418  792  2805  38  36  29  26  42 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved