电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8672T38BE-500I

产品描述Standard SRAM, 2MX36, 0.45ns, CMOS, PBGA165, 15 X 17 MM, 1 MM PITCH, FPBGA-165
产品类别存储    存储   
文件大小371KB,共27页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS8672T38BE-500I在线购买

供应商 器件名称 价格 最低购买 库存  
GS8672T38BE-500I - - 点击查看 点击购买

GS8672T38BE-500I概述

Standard SRAM, 2MX36, 0.45ns, CMOS, PBGA165, 15 X 17 MM, 1 MM PITCH, FPBGA-165

GS8672T38BE-500I规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称GSI Technology
零件包装代码BGA
包装说明LBGA, BGA165,11X15,40
针数165
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
Factory Lead Time12 weeks
最长访问时间0.45 ns
最大时钟频率 (fCLK)500 MHz
I/O 类型COMMON
JESD-30 代码R-PBGA-B165
长度17 mm
内存密度75497472 bit
内存集成电路类型STANDARD SRAM
内存宽度36
功能数量1
端子数量165
字数2097152 words
字数代码2000000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织2MX36
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装等效代码BGA165,11X15,40
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
电源1.5,1.8 V
认证状态Not Qualified
座面最大高度1.5 mm
最小待机电流1.7 V
最大压摆率1.72 mA
最大供电电压 (Vsup)1.9 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式BALL
端子节距1 mm
端子位置BOTTOM
宽度15 mm

文档预览

下载PDF文档
GS8672T20/38BE-633/550/500/450/400
165-Bump BGA
Commercial Temp
Industrial Temp
Features
• 2.5 Clock Latency
• On-Chip ECC with virtually zero SER
• Simultaneous Read and Write SigmaDDR™ Interface
• Common I/O bus
• JEDEC-standard package
• Double Data Rate interface
• Byte Write capability
• Burst of 2 Read and Write
• On-Die Termination (ODT) on Data (DQ), Byte Write (BW),
and Clock (K, K) outputs
• 1.8 V +100/–100 mV core power supply
• 1.5 V HSTL Interface
• Pipelined read operation with self-timed Late Write
• Fully coherent read and write pipelines
• ZQ pin for programmable output drive strength
• IEEE 1149.1 JTAG-compliant Boundary Scan
• Pin-compatible with 36Mb and 144Mb devices
• 165-bump, 15 mm x 17 mm, 1 mm bump pitch BGA package
• RoHS-compliant 165-bump BGA package available
72Mb SigmaDDR-II+
TM
Burst of 2 ECCRAM
TM
Clocking and Addressing Schemes
633 MHz–400 MHz
1.8 V V
DD
1.5 V I/O
The GS8672T20/38BE SigmaDDR-II+ SRAMs are
synchronous devices. They employ two input register clock
inputs, K and K. K and K are independent single-ended clock
inputs, not differential inputs to a single differential clock input
buffer.
Each internal read and write operation in a SigmaDDR-II+ B2
ECCRAM is two times wider than the device I/O bus. An input
data bus de-multiplexer is used to accumulate incoming data
before it is simultaneously written to the memory array. An
output data multiplexer is used to capture the data produced
from a single memory array read and then route it to the
appropriate output drivers as needed. Therefore the address
field of a SigmaDDR-II+ B2 ECCRAM is always one address
pin less than the advertised index depth (e.g., the 4M x 18 has
an 2M addressable index).
On-Chip Error Correction Code
GSI's ECCRAMs implement an ECC algorithm that detects
and corrects all single-bit memory errors, including those
induced by Soft Error Rate (SER) events such as cosmic rays,
alpha particles etc. The resulting SER of these devices is
anticipated to be <0.002 FITs/Mb — a 5-order-of-magnitude
improvement over comparable SRAMs with no On-Chip ECC,
which typically have an SER of 200 FITs/Mb or more. SER
quoted above is based on reading taken at sea level.
However, the On-Chip Error Correction (ECC) will be
disabled if a “Half Write” operation is initiated. See the
Byte
Write Contol
section for further information.
SigmaDDR™ ECCRAM Overview
The GS8672T20/38BE SigmaDDR-II+ ECCRAMs are built in
compliance with the SigmaDDR-II+ SRAM pinout standard
for Common I/O synchronous SRAMs. They are
75,497,472-bit (72Mb) SRAMs. The GS8672T20/38BE
SigmaDDR SRAMs are just one element in a family of low
power, low voltage HSTL I/O SRAMs designed to operate at
the speeds needed to implement economical high performance
networking systems.
Parameter Synopsis
-633
tKHKH
tKHQV
1.57 ns
0.45 ns
-550
1.81 ns
0.45 ns
-500
2.0 ns
0.45 ns
-450
2.2 ns
0.45 ns
-400
2.5 ns
0.45 ns
Rev: 1.02a 6/2013
1/27
© 2011, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
提问+MSP430复位选择
想做一个复位功能,想到用看门狗,发现有两种情况实现PUC :满足定时要求和写错密码。请问哪一种更好一点。 另有没有别的软件复位的方法?...
zmsxhy 微控制器 MCU
请问CPropertySheet怎么加菜单啊
用VC2005的MFC智能设备程序,请问怎么才能给属性表添加菜单啊?...
bearmeng 嵌入式系统
哪里能找到DSP C6748的ECAP和UPP的demo啊?
官网上的C6748_StarterWare_1_20_04_01-Setup.exe安装后有好多模块的demo,可就是没有ECAP和UPP的demo,从哪可以找到这两个的demo啊? ...
hubaokun DSP 与 ARM 处理器
选择FPGA开发板
由于项目需求,现要选择一款FPGA的开发板,由于本人是菜鸟一个,之前没有接触过FPGA,不知道如何选择。具体要求就是xilinx virtex-6的主芯片,主要用于多路的信号处理,要求处理速度快,存储器 ......
liurongrong FPGA/CPLD
300分求牛人帮我把一个VC小游戏移植到EVC
自己移..上百个错误。. 求牛人留下E-MAIL....
liu0911 嵌入式系统
Raw os 内核状态机篇
现在有很多操作系统的内部任务状态机制不全,直接导致了bug的产生,具体名字就不指明了。 Raw os 的内部任务状态非常健全,以下结构体定义了任务的状态机制。 enum RAW_TASK_STATUS { ......
jorya_txj 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2891  520  2138  2823  2544  3  30  25  53  27 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved