电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS881E18AGT-225

产品描述Cache SRAM, 512KX18, 6ns, CMOS, PQFP100, TQFP-100
产品类别存储    存储   
文件大小914KB,共36页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
标准
下载文档 详细参数 全文预览

GS881E18AGT-225概述

Cache SRAM, 512KX18, 6ns, CMOS, PQFP100, TQFP-100

GS881E18AGT-225规格参数

参数名称属性值
是否Rohs认证符合
厂商名称GSI Technology
零件包装代码QFP
包装说明LQFP,
针数100
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间6 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES AT 3.3V SUPPLY
JESD-30 代码R-PQFP-G100
JESD-609代码e3
长度20 mm
内存密度9437184 bit
内存集成电路类型CACHE SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量100
字数524288 words
字数代码512000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织512KX18
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层PURE MATTE TIN
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm

文档预览

下载PDF文档
GS881E18(T/D)/GS881E32A(D)/GS881E36A(T/D)
100-Pin TQFP & 165-Bump BGA
Commercial Temp
Industrial Temp
Features
• Dual Dycle Deselect (DCD) operation
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard packages
512K x 18, 256K x 36
9Mb Synchronous Burst SRAMs
250 MHz–133 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by
the user via the FT mode pin (Pin 14). Holding the FT mode
pin low places the RAM in Flow Through mode, causing
output data to bypass the Data Output Register. Holding FT
high places the RAM in Pipeline mode, activating the rising-
edge-triggered Data Output Register.
DCD Pipelined Reads
The GS881E18/36AT/D is a DCD (Dual Cycle Deselect)
pipelined synchronous SRAM. SCD (Single Cycle Deselect)
versions are also available. DCD SRAMs pipeline disable
commands to the same degree as read commands. DCD RAMs
hold the deselect command for one full cycle and then begin
turning off their outputs just after the second rising edge of
clock.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS881E18/36AT/D operates on a 2.5 V or 3.3 V power
supply. All input are 3.3 V and 2.5 V compatible. Separate
output power (V
DDQ
) pins are used to decouple output noise
from the internal circuits and are 3.3 V and 2.5 V compatible.
Functional Description
Applications
The GS881E18/36AT/D is a 9,437,184-bit high performance
synchronous SRAM with a 2-bit burst address counter.
Although of a type originally developed for Level 2 Cache
applications supporting high performance CPUs, the device
now finds application in synchronous SRAM applications,
ranging from DSP main store to networking chip set support.
Controls
Addresses, data I/Os, chip enable (E1, E2), address burst
control inputs (ADSP, ADSC, ADV) and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
cycles can be initiated with either ADSP or ADSC inputs. In
Burst mode, subsequent burst addresses are generated
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
interleave order with the Linear Burst Order (LBO) input. The
Burst function need not be used. New addresses can be loaded
on every cycle with no degradation of chip performance.
Parameter Synopsis
Pipeline
3-1-1-1
t
KQ
tCycle
Curr (x18) 280
Curr (x36) 330
t
KQ
tCycle
5.5
5.5
-250 -225 -200 -166 -150 -133 Unit
2.5 2.7 3.0 3.4 3.8 4.0 ns
4.0 4.4 5.0 6.0 6.7 7.5 ns
255
300
6.0
6.0
165
190
230
270
6.5
6.5
160
180
200
230
7.0
7.0
150
170
185 165
215 190
7.5
7.5
8.5
8.5
mA
mA
ns
ns
mA
mA
Flow
Through
2-1-1-1
Curr (x18) 175
Curr (x36) 200
145 135
165 150
Rev: 1.04 3/2005
1/36
© 2001, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
机器人开发软件大比拼
IntroductionThis article gives a short overview of general-purpose robotics software platforms currently available for service robotics applications. The article is a compilation o ......
emaster 机器人开发
这种瞄准镜不属于违禁品?
经常在某发烧论坛看到有出售这种瞄准镜的,当时心想买家卖家的胆可都真大 今天在JD查了一下,竟然成片的类似商品,一个镜的价格贵的1千多块钱 这种价格是不是快赶上真狙的配件价格了? ......
littleshrimp 聊聊、笑笑、闹闹
杭州利尔达科技有限公司诚聘:
杭州利尔达科技有限公司(www.lierda.com) --专业的嵌入式系统半导体分销商 __浙江省最佳雇主企业 欢迎与我公司人力资源部联系,邮箱:hr@lierda.com利尔达公司诚聘以下岗位人员(详细信息 ......
hzlsd 求职招聘
无线网络中一种改进的TCP协议
摘要:为了解决无线网络下TCP 性能下降的问题,提出了一个改进的TCP 协议:TCP-AP(Transport Control Protocol with AP)。此协议通过层与层之间的通信,使TCP 发送方能够正确区分出是无线链路 ......
吸铁石上 无线连接
2012年安徽省电子设计大赛元件清单!
本帖最后由 paulhyde 于 2014-9-15 03:49 编辑 2012年“威师杯”安徽省第七届大学生电子设计竞赛元器件和基本仪器清单一、本科组元器件单片机最小系统板(仅含单片机芯片、键盘与显示装置、存 ......
lilianhe2008 电子竞赛
DSP电源
麻烦各位看下这个电路,有没有谁知道图中C37,C39的这样放的作用是什么?或者说这个图有错误,请多指教交流,谢谢! 101919...
lilyhuang 模拟与混合信号

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 455  1161  2024  2767  1920  31  39  25  5  19 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved