电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8162Z36AB-200T

产品描述ZBT SRAM, 512KX36, 6.5ns, CMOS, PBGA119, PLASTIC, BGA-119
产品类别存储    存储   
文件大小890KB,共36页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS8162Z36AB-200T概述

ZBT SRAM, 512KX36, 6.5ns, CMOS, PBGA119, PLASTIC, BGA-119

GS8162Z36AB-200T规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称GSI Technology
零件包装代码BGA
包装说明BGA,
针数119
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间6.5 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES WITH 3.3V SUPPLY
JESD-30 代码R-PBGA-B119
JESD-609代码e0
长度22 mm
内存密度18874368 bit
内存集成电路类型ZBT SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量119
字数524288 words
字数代码512000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织512KX36
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
座面最大高度1.99 mm
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层TIN LEAD
端子形式BALL
端子节距1.27 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm

文档预览

下载PDF文档
Preliminary
GS8162Z18A(B/D)/GS8162Z36A(B/D)/GS8162Z72A(C)
119, 165, & 209 BGA
Commercial Temp
Industrial Temp
Features
• NBT (No Bus Turn Around) functionality allows zero wait
Read-Write-Read bus utilization; fully pin-compatible with
both pipelined and flow through NtRAM™, NoBL™ and
ZBT™ SRAMs
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• User-configurable Pipeline and Flow Through mode
• ZQ mode pin for user-selectable high/low output drive
• IEEE 1149.1 JTAG-compatible Boundary Scan
• On-chip write parity checking; even or odd selectable
• On-chip parity encoding and error detection
• LBO pin for Linear or Interleave Burst mode
• Pin-compatible with 2M, 4M, and 8M devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ Pin for automatic power-down
• JEDEC-standard 119-, 165-, or 209-Bump BGA package
18Mb Pipelined and Flow Through
Synchronous NBT SRAM
300 MHz–150 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
Because it is a synchronous device, address, data inputs, and
read/write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable (ZZ) and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS8162Z18A(B/D)/36A(B/D)/72A(C) may be
configured by the user to operate in Pipeline or Flow Through
mode. Operating as a pipelined synchronous device, in
addition to the rising-edge-triggered registers that capture input
signals, the device incorporates a rising edge triggered output
register. For read cycles, pipelined SRAM output data is
temporarily stored by the edge-triggered output register during
the access cycle and then released to the output drivers at the
next rising edge of clock.
The GS8162Z18A(B/D)/36A(B/D)/72A(C) is implemented
with GSI's high performance CMOS technology and is
available in a JEDEC-standard 119-bump (x18 & x36), 165-
bump (x18 & x36), or 209-bump (x72) BGA package.
Functional Description
The GS8162Z18A(B/D)/36A(B/D)/72A(C) is an 18Mbit
Synchronous Static SRAM. GSI's NBT SRAMs, like ZBT,
NtRAM, NoBL or other pipelined read/double late write or
flow through read/single late write SRAMs, allow utilization
of all available bus bandwidth by eliminating the need to insert
deselect cycles when the device is switched from read to write
cycles.
Parameter Synopsis
-300
t
KQ
(x18/x36)
t
KQ
(x72)
tCycle
Curr
(x18)
Curr
(x32/x36)
Curr
(x72)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
Curr
(x72)
2.5
2.8
3.3
335
390
495
5.0
5.0
230
270
345
-250
2.5
3.0
4.0
280
330
425
5.5
5.5
210
240
315
-200
3.0
3.0
5.0
230
270
345
6.5
6.5
185
205
275
-150
3.8
3.8
6.7
185
210
270
7.5
7.5
170
190
250
Unit
ns
ns
ns
mA
mA
mA
ns
ns
mA
mA
mA
Pipeline
3-1-1-1
Flow Through
2-1-1-1
Rev: 1.03a 5/2003
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
1/36
© 2001, Giga Semiconductor, Inc.
NoBL is a trademark of Cypress Semiconductor Corp.. NtRAM is a trademark of Samsung Electronics Co.. ZBT is a trademark of Integrated Device Technology, Inc.
FPGA和PIC单片机都 SPI通信同一张SD卡出现问题
本帖最后由 jinghong21 于 2015-1-5 17:19 编辑 操作过程: 首先FPGA程序下载进去,PIC写SD卡数据,写完以后FPGA读取SD卡数据。 问题:在FPGA代码中,SPI的 SDO,SDI,CS,SCK都已经设置 ......
jinghong21 FPGA/CPLD
FPGA与DSP的区别(粗略整理)
一、结构特点 FPGA a.片内有大量的逻辑门和触发器,多为查找表结构,实现工艺多为SRAM b.可以通过硬件描述语言进行快速设计和改进,能够重复编程 c.掉电后一般会丢失原有逻辑配置;时序 ......
fish001 DSP 与 ARM 处理器
大神,帮帮看下什么问题?
用energia给MSP430下载程序时弹出这个错误说没有找到设备,这是怎么回事? usbutil: unable to find a device matching 0451:f432...
songliji1009 TI技术论坛
基于ARM核的ADμC7024在医疗电子中的应用
0 引言 随着信息技术的迅猛发展和人民生活水平的提高,极大地推动了医疗电子设备的发展,当今医疗电子设备的发展趋势是高精度、实时性、低功耗和小尺寸,作为医疗电子设备中核心地位的MCU(微 ......
dtcxn 医疗电子
PCB中绘图颜色变成了绿色,如何改回来?
如图,不知道点了什么颜色变成了绿色,之前都是黑色的。 这个颜色看起来太不舒服了,点了右下角的清除没用。 求知道的好心人解答下:congratulate: ...
启蒙在今天 PCB设计
select返回值为0?
FD_ZERO( &fs ); FD_SET( sockM, &fs ); iRet = select( 0, &fs, NULL, NULL, &tv ); iRet 值为0,查了下说是超时,什么情况下会出现这种情况呢?整了一个下午了郁闷死了,找不到原因...
bogedahan12 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1214  1216  998  374  1527  32  59  54  48  16 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved