电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8342T36BGD-400

产品描述DDR SRAM, 1MX36, 0.45ns, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, ROHS COMPLIANT, FPBGA-165
产品类别存储    存储   
文件大小488KB,共35页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
标准
下载文档 详细参数 全文预览

GS8342T36BGD-400在线购买

供应商 器件名称 价格 最低购买 库存  
GS8342T36BGD-400 - - 点击查看 点击购买

GS8342T36BGD-400概述

DDR SRAM, 1MX36, 0.45ns, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, ROHS COMPLIANT, FPBGA-165

GS8342T36BGD-400规格参数

参数名称属性值
是否Rohs认证符合
厂商名称GSI Technology
零件包装代码BGA
包装说明LBGA, BGA165,11X15,40
针数165
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
Factory Lead Time10 weeks
最长访问时间0.45 ns
其他特性PIPELINED ARCHITECTURE
最大时钟频率 (fCLK)400 MHz
I/O 类型COMMON
JESD-30 代码R-PBGA-B165
长度15 mm
内存密度37748736 bit
内存集成电路类型DDR SRAM
内存宽度36
功能数量1
端子数量165
字数1048576 words
字数代码1000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织1MX36
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装等效代码BGA165,11X15,40
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
电源1.5/1.8,1.8 V
认证状态Not Qualified
座面最大高度1.4 mm
最大待机电流0.215 A
最小待机电流1.7 V
最大压摆率0.77 mA
最大供电电压 (Vsup)1.9 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度13 mm

文档预览

下载PDF文档
GS8342T08/09/18/36BD-400/350/333/300/250
165-Bump BGA
Commercial Temp
Industrial Temp
Features
• Simultaneous Read and Write SigmaDDR™ Interface
• Common I/O bus
• JEDEC-standard pinout and package
• Double Data Rate interface
• Byte Write (x36, x18 and x9) and Nybble Write (x8) function
• Burst of 2 Read and Write
• 1.8 V +100/–100 mV core power supply
• 1.5 V or 1.8 V HSTL Interface
• Pipelined read operation with self-timed Late Write
• Fully coherent read and write pipelines
• ZQ pin for programmable output drive strength
• IEEE 1149.1 JTAG-compliant Boundary Scan
• Pin-compatible with present 9Mb, 18Mb, 36Mb and 72Mb
devices
• 165-bump, 13 mm x 15 mm, 1 mm bump pitch BGA package
• RoHS-compliant 165-bump BGA package available
36Mb SigmaDDR-II
TM
Burst of 2 SRAM
400 MHz–250 MHz
1.8 V V
DD
1.8 V and 1.5 V I/O
inputs, not differential inputs to a single differential clock input
buffer. The device also allows the user to manipulate the
output register clock inputs quasi independently with the C and
C clock inputs. C and C are also independent single-ended
clock inputs, not differential inputs. If the C clocks are tied
high, the K clocks are routed internally to fire the output
registers instead.
Each internal read and write operation in a SigmaDDR-II B2
RAM is two times wider than the device I/O bus. An input data
bus de-multiplexer is used to accumulate incoming data before
it is simultaneously written to the memory array. An output
data multiplexer is used to capture the data produced from a
single memory array read and then route it to the appropriate
output drivers as needed.
When a new address is loaded into a x18 or x36 version of the
part, A0 is used to initialize the pointers that control the data
multiplexer / de-multiplexer so the RAM can perform "critical
word first" operations. From an external address point of view,
regardless of the starting point, the data transfers always follow
the same sequence {0, 1} or {1, 0} (where the digits shown
represent A0).
Unlike the x18 and x36 versions, the input and output data
multiplexers of the x8 and x9 versions are not preset by
address inputs and therefore do not allow "critical word first"
operations. The address fields of the x8 and x9 SigmaDDR-II
B2 RAMs are one address pin less than the advertised index
depth (e.g., the 4M x 8 has a 2M addressable index, and A0 is
not an accessible address pin).
SigmaDDR™ Family Overview
The GS8342T08/09/18/36BD are built in compliance with the
SigmaDDR-II SRAM pinout standard for Common I/O
synchronous SRAMs. They are 37,748,736-bit (36Mb)
SRAMs. The GS8342T08/09/18/36BD SigmaDDR-II SRAMs
are just one element in a family of low power, low voltage
HSTL I/O SRAMs designed to operate at the speeds needed to
implement economical high performance networking systems.
Clocking and Addressing Schemes
The GS8342T08/09/18/36BD SigmaDDR-II SRAMs are
synchronous devices. They employ two input register clock
inputs, K and K. K and K are independent single-ended clock
Parameter Synopsis
-400
tKHKH
tKHQV
2.5 ns
0.45 ns
-350
2.86 ns
0.45 ns
-333
3.0 ns
0.45 ns
-300
3.3 ns
0.45 ns
-250
4.0 ns
0.45 ns
Rev: 1.02 6/2012
1/35
© 2011, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
【晚十点群直播】聊一聊3D打印机
216544 前几日,在论坛偶遇一人,起因是,STM32F7 的比赛创意申请,当时想做一个骑行助手,然后@cardin6 给了好多的建议,和指点,发现项目确实没有多少价值。除了学习STM32F7技术,当然 ......
574433742 综合技术交流
winCE下的命令提示符(行)怎样使用?
winCE下的命令提示符(行)怎样使用? 好像不能像PC端上执行CMD命令,输入CMD后回车就没有啥反应,是不是CE上的命令提示符和PC上的不太一样? 希望得到各位高手的指点...
yhtsmile 嵌入式系统
专业51/ARM/MIPS/PowerPC仿真器
上海祥佑数码(Micetek)-二十多年历史国际知名的嵌入式开发系统制造商,公司具备强大研发实力,拥有自主开发51/ARM/MIPS/PowerPC 仿真 器及集成开发环境,公司以质优价廉产品,赢得市场广 ......
mooddog ARM技术
初学驱动,学到一个函数,希望高手能帮忙解惑,听说标题要长。。。。。。。。。。。。。
Windows 下的驱动编程 有个函数 NTKERNELAPI NTSTATUS IoGetDeviceObjectPointer( __in PUNICODE_STRING ObjectName, __in ACCESS_MASK DesiredAccess, __out PFILE_OBJECT ......
zhongyanchao 嵌入式系统
没有心比了 大家新年快乐
没有心比了 大家新年快乐 ...
Genbee 聊聊、笑笑、闹闹
太阳能充电控制器
501606501607本设计是一款适用于 12V 和 24V 太阳能电池板的最大功率点跟踪 (MPPT) 太阳能充电控制器。该参考设计布局紧凑,可适用于中小型太阳能充电器解决方案,能够在 15V 至 60V 太阳能电池 ......
Jacktang 模拟与混合信号

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2541  478  222  2825  1801  52  10  5  57  37 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved