电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8161ZV18AT-300IT

产品描述ZBT SRAM, 1MX18, 5ns, CMOS, PQFP100, TQFP-100
产品类别存储    存储   
文件大小726KB,共35页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS8161ZV18AT-300IT概述

ZBT SRAM, 1MX18, 5ns, CMOS, PQFP100, TQFP-100

GS8161ZV18AT-300IT规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称GSI Technology
零件包装代码QFP
包装说明LQFP,
针数100
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间5 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE
JESD-30 代码R-PQFP-G100
长度20 mm
内存密度18874368 bit
内存集成电路类型ZBT SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量100
字数1048576 words
字数代码1000000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织1MX18
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)2 V
最小供电电压 (Vsup)1.6 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm

文档预览

下载PDF文档
Preliminary
GS8161ZV18A(T/D)/GS8161ZV32A(D)/GS8161ZV36A(T/D)
100-Pin TQFP & 165-Bump BGA
Commercial Temp
Industrial Temp
18Mb Pipelined and Flow Through
Synchronous NBT SRAM
350 MHz–150 MHz
1.8 V V
DD
1.8 V I/O
Features
• User-configurable Pipeline and Flow Through mode
• NBT (No Bus Turn Around) functionality allows zero wait read-
write-read bus utilization
• Fully pin-compatible with both pipelined and flow through
NtRAM™, NoBL™ and ZBT™ SRAMs
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 1.8 V +10%/–10% core power supply
• LBO pin for Linear or Interleave Burst mode
• Pin-compatible with 2M, 4M, and 8M devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ pin for automatic power-down
• JEDEC-standard 100-lead TQFP and 165-bump FP-BGA
packages
synchronous control of the output drivers and turn the RAM's output
drivers off at any time. Write cycles are internally self-timed and
initiated by the rising edge of the clock input. This feature eliminates
complex off-chip write pulse generation required by asynchronous
SRAMs and simplifies input signal timing.
The GS8161ZV18A(T/D)/GS8161ZV32A(D)/GS8161ZV36A(T/D)
may be configured by the user to operate in Pipeline or Flow Through
mode. Operating as a pipelined synchronous device, in addition to the
rising-edge-triggered registers that capture input signals, the device
incorporates a rising-edge-triggered output register. For read cycles,
pipelined SRAM output data is temporarily stored by the edge
triggered output register during the access cycle and then released to
the output drivers at the next rising edge of clock.
The GS8161ZV18A(T/D)/GS8161ZV32A(D)/GS8161ZV36A(T/D)
is implemented with GSI's high performance CMOS technology and
is available in JEDEC-standard 100-pin TQFP and 165-bump FP-
BGA packages.
Functional Description
The GS8161ZV18A(T/D)/GS8161ZV32A(D)/GS8161ZV36A(T/D)
is an 18Mbit Synchronous Static SRAM. GSI's NBT SRAMs, like
ZBT, NtRAM, NoBL or other pipelined read/double late write or flow
through read/single late write SRAMs, allow utilization of all
available bus bandwidth by eliminating the need to insert deselect
cycles when the device is switched from read to write cycles.
Because it is a synchronous device, address, data inputs, and read/
write control inputs are captured on the rising edge of the input clock.
Burst order control (LBO) must be tied to a power rail for proper
operation. Asynchronous inputs include the Sleep mode enable, ZZ
and Output Enable. Output Enable can be used to override the
Parameter Synopsis
-350
Pipeline
3-1-1-1
t
KQ
tCycle
Curr
(x18)
Curr
(x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x36)
1.8
2.85
395
455
4.5
4.5
270
305
-333
2.0
3.0
370
430
4.7
4.7
250
285
-300
2.2
3.3
335
390
5.0
5.0
230
270
-250
2.3
4.0
280
330
5.5
5.5
210
240
-200
2.7
5.0
230
270
6.5
6.5
185
205
-150
3.3
6.7
185
210
7.5
7.5
170
190
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Flow
Through
2-1-1-1
Rev: 1.00a 6/2003
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
1/35
© 2003, Giga Semiconductor, Inc.
NoBL is a trademark of Cypress Semiconductor Corp.. NtRAM is a trademark of Samsung Electronics Co.. ZBT is a trademark of Integrated Device Technology, Inc.
请教“打开文件”界面设计问题
请教各位高手, 形如: \windows\my music\ xxx.mp3 第一行显示当前的路径, 第二行单击返回上一级路径 第三行显示当前路径里的所有文件,如果是文件夹,单击则进入该文件 ......
chenluo168 嵌入式系统
左图IC的功耗合理么?
a、 两个公司的IC,都是耳机上的PA,我个人认为左面的图有点问题,RL=32欧时output40mW后比power dissipation还要大,和右面图比较认为应该是像红色线的样子。请大家发表一下各自的看法啊。 ......
huayang1118 模拟电子
一个应届毕业生3家公司的工作经历及迷茫(转)
当我再次看《读大学究竟读什么?》这本书时。眼中又多了几分迷茫。像覃大哥BLOG上说的《职业规划:定体则无,大体须有》《专科生的发展之路》可能是我理解能力太差了吧到现在。我实在是不知道我 ......
guangqiji FPGA/CPLD
proteus 问题
我把 74ls164 修改成 74ls164.bus 为什么在仿真的时候 提示 PIn ‘clock’ is not modelled. 怎么处理?...
jring-2002 单片机
刚知道LM3S CM3能挂SDRAM~~
刚知道LM3S CM3(比较新的9B系列)能挂SDRAM~~~...
john_wang 微控制器 MCU
修改HPS,官方镜像文件是否还适用
开发板:友晶DE1-SoC,主芯片:Cyclone V 我使用的系统内核镜像是友晶官方的Micro SD镜像文件。如果我在Qsys中增加了FPGA-to-HPS桥,或HPS-To-FPGA或者Lightweight HPS-to-FPGA 或改变他们的位 ......
全部都是泡馍 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 938  1554  1067  490  1991  49  17  33  10  59 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved